High-Throughput LDPC Decoder for Multiple Wireless Standards

被引:0
|
作者
Chen, Wei [1 ]
Li, Yajie [1 ]
Liu, Dake [1 ]
机构
[1] Hainan Univ, Sch Informat & Commun Engn, Hainan 570288, Peoples R China
基金
中国国家自然科学基金;
关键词
Decoding; Parity check codes; Standards; 5G mobile communication; Computer architecture; WiMAX; Wireless LAN; LDPC decoding; multiple standards; ASIP; pipeline conflicts elimination; hybrid scheduling; BELIEF-PROPAGATION; DESIGN; CODES;
D O I
10.1109/TCSI.2024.3419425
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
It is a great challenge to design an LDPC decoder with multi-standard compatibility, flexibility and low silicon overhead. This paper presents the efficient and low-overhead design of an LDPC decoder tailored for multi-standard, which include WLAN, 5G NR and WiMAX. We follow the design principles of Application-Specific Instruction-set Processor (ASIP). In order to enhance throughput, we double the computational speed by reducing memory speed from double logic speed to logic speed. By proposing the optimized hybrid scheduling algorithm based on matrix reordering, we further solve scheduling problems and eliminate pipeline conflicts. Through performing logic synthesis utilizing the 28 nm SMIC CMOS cell library, synthesis results show that the core area of our designed decoder is 0.86 mm $<^>{2}$ , the logic gate count is 1716 K, and our design achieves impressive throughput rates, that is up to 9.96 Gbps for WLAN, 7.69 Gbps for WiMAX, and 33 Gbps for 5G NR. Compared with other state-of-the-art LDPC decoders, the experimental results show that our proposed decoder has up to 4.5 x higher throughput, 3.9 $\times$ better area efficiency and 5.8 $\times$ better energy efficiency than these state-of-the-art implementations.
引用
收藏
页码:383 / 396
页数:14
相关论文
共 50 条
  • [41] A High-Throughput LDPC Decoder Based on GPUs for 5G New Radio
    Li, Rongchun
    Zhou, Xin
    Pan, Hengyue
    Su, Huayou
    Dou, Yong
    2020 IEEE SYMPOSIUM ON COMPUTERS AND COMMUNICATIONS (ISCC), 2020, : 364 - 370
  • [42] High-Throughput Fast-SSC Polar Decoder for Wireless Communications
    Zhang, Xiaojun
    Yan, Xiaofeng
    Zeng, Qingtian
    Cui, Jianming
    Cao, Ning
    Higgs, Russell
    WIRELESS COMMUNICATIONS & MOBILE COMPUTING, 2018,
  • [43] FPGA Implementation of LDPC Decoder Architecture for Wireless Communication Standards
    Goriushkin, Ruslan
    Nikishkin, Pavel
    Likhobabin, Evgeny
    Vityaze, Vladimir
    2021 10TH INTERNATIONAL CONFERENCE ON MODERN CIRCUITS AND SYSTEMS TECHNOLOGIES (MOCAST), 2021,
  • [44] Low-Complexity High-Throughput QC-LDPC Decoder for 5G New Radio Wireless Communication
    Thi Bao Nguyen, Tram
    Nguyen Tan, Tuy
    Lee, Hanho
    ELECTRONICS, 2021, 10 (04) : 1 - 18
  • [45] A high throughput H-QC LDPC decoder
    Chien, Yi-Hsing
    Ku, Mong-Kai
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1649 - +
  • [46] Area and Latency Optimized High-Throughput Min-Sum Based LDPC Decoder Architectures
    Korb, Matthias
    Noll, Tobias G.
    2009 PROCEEDINGS OF ESSCIRC, 2009, : 409 - 412
  • [47] High-Throughput LDPC Decoding Architecture
    Yang, Zhixing
    Jiang, Nan
    Peng, Kewu
    Wang, Jintao
    2008 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1 AND 2: VOL 1: COMMUNICATION THEORY AND SYSTEM, 2008, : 1378 - 1382
  • [48] High-Throughput Multi-Codeword Decoder for Non-Binary LDPC Codes on GPU
    Liu, Zhanxian
    Liu, Rongke
    Hou, Yi
    Zhao, Ling
    IEEE COMMUNICATIONS LETTERS, 2018, 22 (03) : 486 - 489
  • [49] A Novel High-Throughput, Low-Complexity Bit-Flipping Decoder for LDPC Codes
    Le, Khoa
    Ghaffari, Fakhreddine
    Declercq, David
    Vasic, Bane
    Winstead, Chris
    PROCEEDINGS OF THE 2017 INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR COMMUNICATIONS (ATC), 2017, : 126 - 131
  • [50] An Efficient Memory-Address Remapping Technique for High-Throughput QC-LDPC Decoder
    Ji-Hwan Yoon
    Jongsun Park
    Circuits, Systems, and Signal Processing, 2014, 33 : 3457 - 3473