High-Throughput LDPC Decoder for Multiple Wireless Standards

被引:0
|
作者
Chen, Wei [1 ]
Li, Yajie [1 ]
Liu, Dake [1 ]
机构
[1] Hainan Univ, Sch Informat & Commun Engn, Hainan 570288, Peoples R China
基金
中国国家自然科学基金;
关键词
Decoding; Parity check codes; Standards; 5G mobile communication; Computer architecture; WiMAX; Wireless LAN; LDPC decoding; multiple standards; ASIP; pipeline conflicts elimination; hybrid scheduling; BELIEF-PROPAGATION; DESIGN; CODES;
D O I
10.1109/TCSI.2024.3419425
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
It is a great challenge to design an LDPC decoder with multi-standard compatibility, flexibility and low silicon overhead. This paper presents the efficient and low-overhead design of an LDPC decoder tailored for multi-standard, which include WLAN, 5G NR and WiMAX. We follow the design principles of Application-Specific Instruction-set Processor (ASIP). In order to enhance throughput, we double the computational speed by reducing memory speed from double logic speed to logic speed. By proposing the optimized hybrid scheduling algorithm based on matrix reordering, we further solve scheduling problems and eliminate pipeline conflicts. Through performing logic synthesis utilizing the 28 nm SMIC CMOS cell library, synthesis results show that the core area of our designed decoder is 0.86 mm $<^>{2}$ , the logic gate count is 1716 K, and our design achieves impressive throughput rates, that is up to 9.96 Gbps for WLAN, 7.69 Gbps for WiMAX, and 33 Gbps for 5G NR. Compared with other state-of-the-art LDPC decoders, the experimental results show that our proposed decoder has up to 4.5 x higher throughput, 3.9 $\times$ better area efficiency and 5.8 $\times$ better energy efficiency than these state-of-the-art implementations.
引用
收藏
页码:383 / 396
页数:14
相关论文
共 50 条
  • [21] R-LDPC: Refining Behavior Descriptions in HLS to Implement High-throughput LDPC Decoder
    Zhang, Yifan
    Cao, Qiang
    Yao, Jie
    Jiang, Hong
    2023 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, DATE, 2023,
  • [22] High Throughput LDPC Decoder on GPU
    Lin, Yong
    Niu, Wensheng
    IEEE COMMUNICATIONS LETTERS, 2014, 18 (02) : 344 - 347
  • [23] High-throughput LDPC decoder on GPU for 5G new radio
    Li R.
    Zhou X.
    Qiao P.
    Wang Q.
    Guofang Keji Daxue Xuebao/Journal of National University of Defense Technology, 2024, 46 (01): : 141 - 148
  • [24] Low-Complexity High-Throughput Bit-Wise LDPC Decoder
    Lee, Jae Hack
    Sunwoo, Myung Hoon
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2019, 91 (08): : 855 - 862
  • [25] Universal High-Throughput and Low-Complexity LDPC Decoder for Laser Communications
    Kang, Jing
    An, Junshe
    Zhu, Yan
    IEEE ACCESS, 2024, 12 : 33328 - 33336
  • [26] High-Throughput FPGA-based QC-LDPC Decoder Architecture
    Mhaske, Swapnil
    Kee, Hojin
    Ly, Tai
    Aziz, Ahsan
    Spasojevic, Predrag
    2015 IEEE 82ND VEHICULAR TECHNOLOGY CONFERENCE (VTC FALL), 2015,
  • [27] Low-Complexity High-Throughput Bit-Wise LDPC Decoder
    Jae Hack Lee
    Myung Hoon Sunwoo
    Journal of Signal Processing Systems, 2019, 91 : 855 - 862
  • [28] High-Throughput Layered Decoder Implementation for Quasi-Cyclic LDPC Codes
    Zhang, Kai
    Huang, Xinming
    Wang, Zhongfeng
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 2009, 27 (06) : 985 - 994
  • [29] Configurable High-Throughput Decoder Architecture for Quasi-Cyclic LDPC Codes
    Studer, C.
    Preyss, N.
    Roth, C.
    Burg, A.
    2008 42ND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1-4, 2008, : 1137 - +
  • [30] High-throughput GPU-based LDPC decoder architecture for space communication
    Hou, Yi
    Liu, Rongke
    Peng, Hao
    Zhao, Ling
    Xiong, Qingxu
    Hangkong Xuebao/Acta Aeronautica et Astronautica Sinica, 2017, 38 (01):