SOT-MRAM-Based LUT Cell Design for Area- and Energy-Efficient FPGA

被引:0
作者
Kim, Dongsu [1 ]
Kim, Taehwan [1 ]
Jang, Yunho [1 ]
Park, Jongsun [1 ]
机构
[1] Korea Univ, Sch Elect Engn, Seoul 136701, South Korea
基金
新加坡国家研究基金会;
关键词
Spin-orbit-torque magnetic random access memory (SOT-MRAM); lookup-table (LUT); field programmable gate array; LUT cell design; LUT area; read operation;
D O I
10.1109/TCSII.2024.3386926
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Although SOT-MRAM based non-volatile lookup tables (LUTs) can be efficiently employed to reduce the area of field programmable gate array (FPGA), the selector containing the multiplexer (MUX) tree for accessing the LUT cells still takes a dominant portion of LUT area. In this brief, we present a novel area-efficient SOT-MRAM-based LUT that can efficiently remove the last stage selector. In the proposed LUT, the role of the last stage selector, which is selecting a cell among the preceding two cells, has been implemented using SOT-MRAM cell with additional vertical metal lines within the LUT cell. The control of the metal lines requires only a small number of switches and controller, incurring minor hardware resources compared to the last stage selector MUX tree. As a result, almost half of the entire MUXs in the selector can be eliminated and significant area reduction can be achieved. In addition, the proposed LUT cell also offers an improvement in read energy and speed by reducing the BL capacitances of the metal lines involved in the read operations. The post-layout simulation results using 28nm CMOS process show that the proposed SOT-MRAM LUT design achieves 34.1% of area and 20.1% read energy reduction with 22.1% read speed improvement when compared to conventional SOT-MRAM based LUT.
引用
收藏
页码:4276 / 4280
页数:5
相关论文
共 17 条
  • [1] Chang TC, 2020, ISSCC DIG TECH PAP I, P224, DOI 10.1109/ISSCC19947.2020.9063072
  • [2] A 1-Mb 28-nm 1T1MTJ STT-MRAM With Single-Cap Offset-Cancelled Sense Amplifier and In Situ Self-Write-Termination
    Dong, Qing
    Wang, Zhehong
    Lim, Jongyup
    Zhang, Yiqun
    Sinangil, Mahmut E.
    Shih, Yi-Chun
    Chih, Yu-Der
    Chang, Jonathan
    Blaauw, David
    Sylvester, Dennis
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (01) : 231 - 239
  • [3] Gupta SK, 2012, DES AUT TEST EUROPE, P1455
  • [4] Area and Energy Efficient Joint 2T SOT-MRAM-Based on Diffusion Region Sharing With Adjacent Cells
    Jang, Yunho
    Park, Jongsun
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (03) : 1622 - 1626
  • [5] Charge-Recycling-Based Redundant Write Prevention Technique for Low-Power SOT-MRAM
    Kang, Gyuseong
    Park, Jongsun
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (06) : 1343 - 1352
  • [6] A New Paradigm for FPGA Placement Without Explicit Packing
    Li, Wuxi
    Pan, David Z.
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2019, 38 (11) : 2113 - 2126
  • [7] Novel Nonvolatile Lookup Table Design Based on Voltage-Controlled Spin Orbit Torque Memory
    Liu, Xiao
    Deng, Erya
    Zhang, He
    Zhang, Youguang
    Pan, Biao
    Kang, Wang
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (04) : 1677 - 1682
  • [8] Evaluation of Hybrid Memory Technologies Using SOT-MRAM for On-Chip Cache Hierarchy
    Oboril, Fabian
    Bishnoi, Rajendra
    Ebrahimi, Mojtaba
    Tahoori, Mehdi B.
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (03) : 367 - 380
  • [10] High Performance and Energy-Efficient On-Chip Cache Using Dual Port (1R/1W) Spin-Orbit Torque MRAM
    Seo, Yeongkyo
    Kwon, Kon-Woo
    Fong, Xuanyao
    Roy, Kaushik
    [J]. IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2016, 6 (03) : 293 - 304