Impact of Layout Parameter Mismatches on Short Circuit Reliability of Parallel-Connected Planar, Trench, and Double-Trench SiC MOSFETs

被引:1
作者
Yu, Renze [1 ]
Jahdi, Saeed [1 ]
Floros, Konstantinos [2 ]
Ludtke, Ingo
Mellor, Phil [1 ]
机构
[1] Univ Bristol, Elect Energy Management Grp, Bristol BS8 1UB, England
[2] Cpd Semicond Applicat Catapult, Dept Power Elect, Newport NP10 8BE, England
基金
英国工程与自然科学研究理事会;
关键词
MOSFET; Silicon carbide; Reliability; Integrated circuit reliability; Logic gates; Layout; Degradation; parallel; parameter mismatch; reliability; short circuit; SiC MOSFET; FAILURE MODE; CAPABILITY; MECHANISM;
D O I
10.1109/TDMR.2024.3431707
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Uneven electro-thermal conditions between parallel-connected devices can reduce the overall reliability of the power electronics systems, particularly during extreme cases such as short circuit. The current distribution between parallel devices is dynamically regulated during the transient and the degradation of devices is intertwined in the long run. To better understand the evolving patterns in the parallel configuration and to compare differences among various device structures, repetitive short circuit tests were conducted on planar, symmetrical double-trench, and asymmetrical trench SiC MOSFETs. Technology computer-aided design (TCAD) models were employed to analyze the evolution of current density and temperature profile between parallel devices. Test results indicate that the switching speed difference caused by gate resistance (R-g) mismatch leads to the asynchronous degradation of asymmetrical trench devices. The decreased threshold voltage (V-th) induce higher short circuit energy (E-sc), forming a positive feedback for degradation. Besides, even if the current is dynamically shared between parallel SiC MOSFETs under different case temperature (T-case), the initial temperature has a key impact on short-circuit reliability over E-sc.
引用
收藏
页码:437 / 447
页数:11
相关论文
共 50 条
[1]   UIS performance and ruggedness of stand-alone and cascode SiC JFETs [J].
Agbo, S. N. ;
Gonzalez, J. Ortiz ;
Wu, R. ;
Jahdi, S. ;
Alatise, O. .
MICROELECTRONICS RELIABILITY, 2020, 114 (114)
[2]   Study of the Thermomechanical Strain Induced by Current Pulses in SiC-Based Power MOSFET [J].
Anoldo, Laura ;
Triolo, Claudia ;
Panarello, Saverio ;
Garesci, Francesca ;
Russo, Sebastiano ;
Messina, Angelo Alberto ;
Calabretta, Michele ;
Patane, Salvatore .
IEEE ELECTRON DEVICE LETTERS, 2021, 42 (07) :1089-1092
[3]  
Baliga BJ., 2010, Fundamentals of power semiconductor devices
[4]  
Bertelshofer T., 2018, PROC PCIM EUROPE, P1
[5]   Modelling parallel SiC MOSFETs: thermal self-stabilisation vs. switching imbalances [J].
Bertelshofer, Teresa ;
Maerz, Andreas ;
Bakran, Mark-M. .
IET POWER ELECTRONICS, 2019, 12 (05) :1071-1078
[6]  
Boige F, 2019, EUR CONF POW ELECTR
[7]  
Bonyadi Roozbeh, 2015, 2015 17th European Conference on Power Electronics and Applications (EPE'15 ECCE-Europe), P1, DOI 10.1109/EPE.2015.7309179
[8]   Statistical Analysis of the Electrothermal Imbalances of Mismatched Parallel SiC Power MOSFETs [J].
Borghese, Alessandro ;
Riccio, Michele ;
Fayyaz, Asad ;
Castellazzi, Alberto ;
Maresca, Luca ;
Breglio, Giovanni ;
Irace, Andrea .
IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2019, 7 (03) :1527-1538
[9]  
Castellazzi Alberto, 2018, Materials Science Forum, V924, P811, DOI 10.4028/www.scientific.net/MSF.924.811
[10]   A survey of SiC power MOSFETs short-circuit robustness and failure mode analysis [J].
Ceccarelli, L. ;
Reigosa, P. D. ;
Iannuzzo, F. ;
Blaabjerg, F. .
MICROELECTRONICS RELIABILITY, 2017, 76 :272-276