Fully Integrated GaN-on-Silicon Power-Rail ESD Clamp Circuit Without Transient Leakage Current During Normal Power-on Operation

被引:1
作者
Wang, Wei-Cheng [1 ]
Ker, Ming-Dou [1 ]
机构
[1] Natl Yang Ming Chiao Tung Univ, Inst Elect, Hsinchu 300, Taiwan
关键词
Electrostatic discharges; Logic gates; Transient analysis; Clamps; Leakage currents; Gallium nitride; Capacitance; Electrostatic discharge (ESD); transmission line pulse (TLP); human body model (HBM); GaN; enhancement-mode HEMT (E-HEMT); power-rail ESD clamp circuit; gate-coupled design; transient leakage current;
D O I
10.1109/JEDS.2024.3462590
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
When more circuit functions are integrated into a single chip fabricated by the GaN-on-Silicon process, the need for on-chip electrostatic discharge (ESD) protection design becomes crucial to safeguard GaN integrated circuits (ICs). In this work, the power-rail ESD clamp circuit with gate-coupled design, fabricated in a GaN-on-Silicon process, was investigated. By increasing the gate-coupled capacitance, ESD level of the power-rail ESD clamp circuit can be significantly improved. However, the increased capacitance induces transient leakage current during normal power-on operation. To overcome this issue, a new detection circuit was proposed, which can differentiate between the ESD event and the normal power-on transient operation. Therefore, incorporating this new proposed detection circuit with the gate-coupled design allows for good ESD robustness, while also preventing transient leakage current during normal power-on condition.
引用
收藏
页码:760 / 769
页数:10
相关论文
共 12 条
[1]  
[Anonymous], 2019, TSMC 0.50 m GaN WBG E-HEMT USG AL 0P3M HKMG 650V Design Rule
[2]  
[Anonymous], 2017, JS0012017 JEDECESDA
[3]   Fully Integrated GaN-on-Silicon Gate Driver and GaN Switch With Temperature-Compensated Fast Turn-on Technique for Achieving Switching Frequency of 50 MHz and Slew Rate of 118.3 V/Ns [J].
Kao, Yu-Yung ;
Hung, Sheng-Hsi ;
Chen, Hsuan-Yu ;
Lee, Jia-Jyun ;
Chen, Ke-Horng ;
Lin, Ying-Hsi ;
Lin, Shian-Ru ;
Tsai, Tsung-Yen .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (12) :3619-3627
[4]   Investigation on ESD Robustness of 1200-V D-Mode GaN MIS-HEMTs with HBM ESD Test and TLP Measurement [J].
Ke, Chao-Yang ;
Wang, Wei-Cheng ;
Ker, Ming-Dou ;
Yang, Chih-Yi ;
Chang, Edward Yi .
2023 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI-TSA/VLSI-DAT, 2023,
[5]   Capacitor-couple ESD protection circuit for deep-submicron low-voltage CMOS ASIC [J].
Ker, MD ;
Wu, CY ;
Cheng, T ;
Chang, HH .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1996, 4 (03) :307-321
[6]   New Low-Leakage Power-Rail ESD Clamp Circuit in a 65-nm Low-Voltage CMOS Process [J].
Ker, Ming-Dou ;
Chiu, Po-Yen .
IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2011, 11 (03) :474-483
[7]   Incorporation of a Simple ESD Circuit in a 650V E-Mode GaN HEMT for All-Terminal ESD Protection [J].
Lee, Jian-Hsing ;
Huang, Yeh-Jen ;
Hong, Li-Yang ;
Chen, Li-Fan ;
Jou, Yeh-Ning ;
Lin, Shin-Cheng ;
Wohlmuth, Walter ;
Liao, Chih-Cherng ;
Li, Ching-Ho ;
Huang, Shoa-Chang ;
Chen, Ke-Horng .
2022 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2022,
[8]   Monolithic GaN-Based Gate Driver With On-Chip Adaptive On-Time Controller and Negative Current Slope Detector to Prevent Shoot-Through [J].
Lin, Shu-Yung ;
Lin, Ssu-Yu ;
Hung, Sheng-Hsi ;
Wang, Tz-Wun ;
Li, Ching-Ho ;
Go, Chang-Lin ;
Huang, Shao-Chang ;
Chen, Ke-Horng ;
Zheng, Kuo-Lin ;
Lin, Ying-Hsi ;
Lin, Shian-Ru ;
Tsai, Tsung-Yen .
IEEE SOLID-STATE CIRCUITS LETTERS, 2023, 6 :217-220
[9]  
Wang T.-W., 2023, IEDM, P1
[10]   Monolithic GaN-Based Driver and GaN Switch With Diode-Emulated GaN Technique for 50-MHz Operation and Sub-0.2-ns Deadtime Control [J].
Wang, Tz-Wun ;
Kao, Yu-Yung ;
Hung, Sheng-Hsi ;
Wen, Yong-Hwa ;
Yang, Tzu-Hsien ;
Li, Si-Yi ;
Chen, Ke-Horng ;
Zheng, Kuo-Lin ;
Lin, Ying-Hsi ;
Lin, Shian-Ru ;
Tsai, Tsung-Yen .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (12) :3877-3888