Device-level XPS analysis for physical and electrical characterization of oxide-channel thin-film transistors

被引:0
|
作者
Cho, Yun-Ju [1 ]
Kwon, Young-Ha [2 ]
Seong, Nak-Jin [2 ]
Choi, Kyu-Jeong [2 ]
Lee, Myung Keun [3 ]
Kim, Gyungtae [3 ]
Yoon, Sung-Min [1 ]
机构
[1] Kyung Hee Univ, Dept Adv Mat Engn Informat & Elect, Yongin 17104, South Korea
[2] NCD Co Ltd, Daejeon 34015, South Korea
[3] Natl Nanofab Ctr, Daejeon 34141, South Korea
基金
新加坡国家研究基金会;
关键词
IMAGING XPS; TFTS; SPECTROSCOPY; PERFORMANCE; STABILITY; DEFECTS;
D O I
10.1063/5.0225676
中图分类号
O59 [应用物理学];
学科分类号
摘要
This work aims to validate the feasibility of device-level analysis to reflect the effects of fabrication processes and operations, as contrasted with the conventional method of x-ray photoelectron spectroscopy (XPS), which is widely employed in amorphous oxide semiconductor thin-film transistors (TFTs) but analyzes film-level specimens. First, an analysis setup was introduced to determine the optimal x-ray target position for device-level XPS, where the intensity of channel components is maximized, through imaging XPS. Then, to demonstrate the effectiveness of this approach, the impact of channel composition and bias-stress was investigated through the implementation of device-level XPS on bottom-gate InGaZnO TFTs. The cationic composition ratios of the fabricated TFTs varied from 0.27:1:1.33 (In:Ga:Zn) and 0.28:1:2.21 when the subcycle of the Zn precursor increased by a factor of 1.5 in the atomic-layer deposition process. The device with a higher Zn ratio exhibited a more negative turn-on voltage and a twice larger subthreshold swing. These characteristics were validated from the comparisons in the relative amount of oxygen vacancies in O 1s of the channel and interface regions by 8.4%p and 5.6%p, respectively, between the devices. Furthermore, the electron trapping effect was verified for the devices subjected to a positive gate bias-stress of 3 MV/cm, as evidenced by the changes in the binding energy difference (0.35 eV) between the channel and gate insulator layers, in comparison to the non-stressed device. Consequently, this work demonstrates that device-level XPS can be an effective tool for understanding TFTs' characteristics in various ways beyond film-level analysis. (c) 2024 Author(s). All article content, except where otherwise noted, is licensed under a Creative Commons Attribution-NonCommercial 4.0International (CC BY-NC) license (https://creativecommons.org/licenses/by-nc/4.0/).
引用
收藏
页数:10
相关论文
共 50 条
  • [1] Applications of Oxide-Channel Ferroelectric-Gate Thin-Film Transistors
    Tokumitsu, Eisuke
    Shimoda, Tatsuya
    FERROELECTRIC-GATE FIELD EFFECT TRANSISTOR MEMORIES: DEVICE PHYSICS AND APPLICATIONS, 2ND EDITION, 2020, 131 : 413 - 425
  • [2] Oxide-Channel Ferroelectric-Gate Thin-Film Transistors with Nonvolatile Memory Function
    Tokumitsu, Eisuke
    FERROELECTRIC-GATE FIELD EFFECT TRANSISTOR MEMORIES: DEVICE PHYSICS AND APPLICATIONS, 2ND EDITION, 2020, 131 : 111 - 124
  • [3] Analysis of IGZO Thin-Film Transistors by XPS and Relation With Electrical Characteristics
    Thi Thu Thuy Nguyen
    Renault, Olivier
    Aventurier, Bernard
    Rodriguez, Guillaume
    Barnes, Jean Paul
    Templier, Francois
    JOURNAL OF DISPLAY TECHNOLOGY, 2013, 9 (09): : 770 - 774
  • [4] A combinatorial device analysis method of oxide thin-film transistors
    Jeon, Sanghun
    2015 22nd International Workshop on Active-Matrix Flatpanel Displays and Devices (AM-FPD), 2015, : 233 - 236
  • [5] Oxide Thin-Film Transistors: Device Physics
    Wager, John F.
    Yeh, Bao
    OXIDE SEMICONDUCTORS, 2013, 88 : 283 - 315
  • [6] Oxide-Channel Ferroelectric-Gate Thin Film Transistors with Nonvolatile Memory Function
    Tokumitsu, Eisuke
    FERROELECTRIC-GATE FIELD EFFECT TRANSISTOR MEMORIES: DEVICE PHYSICS AND APPLICATIONS, 2016, 131 : 75 - 88
  • [7] Thin-Film Transistors with a Graphene Oxide Nanocomposite Channel
    Jilani, S. Mahaboob
    Gamot, Tanesh D.
    Banerji, P.
    LANGMUIR, 2012, 28 (48) : 16485 - 16489
  • [8] Physical and Electrical Characterization of Mg-Doped ZnO Thin-Film Transistors
    Shaw, A.
    Whittles, T. J.
    Mitrovic, I. Z.
    Jin, J. D.
    Wrench, J. S.
    Hesp, D.
    Dhanak, V. R.
    Chalker, P. R.
    Hall, S.
    ESSDERC 2015 PROCEEDINGS OF THE 45TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2015, : 206 - 209
  • [9] Time Domain Electrical Characterization in Zinc Oxide Nanoparticle Thin-Film Transistors
    Becker, Thales E.
    Vidor, Fabio F.
    Wirth, Gilson I.
    Meyers, Thorsten
    Reker, Julia
    Hilleringmann, Ulrich
    2018 IEEE 19TH LATIN-AMERICAN TEST SYMPOSIUM (LATS), 2018,
  • [10] Pentacene thin-film transistors on polymeric gate dielectric: device fabrication and electrical characterization
    Puigdollers, J
    Voz, C
    Martin, I
    Orpella, A
    Vetter, M
    Alcubilla, R
    JOURNAL OF NON-CRYSTALLINE SOLIDS, 2004, 338 : 617 - 621