LLD: Lightweight Latency Decrease Scheme of LDPC Hard Decision Decoding for 3-D TLC NAND Flash Memory

被引:1
作者
Wei, Debao [1 ]
Wang, Yongchao [1 ]
Feng, Hua [2 ,3 ]
Xiang, Huqi [1 ]
Qiao, Liyan [1 ]
机构
[1] Harbin Inst Technol, Sch Elect & Informat Engn, Harbin 150080, Peoples R China
[2] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
[3] Univ Chinese Acad Sci, Sch Elect Elect & Commun Engn, Beijing 100049, Peoples R China
关键词
Flash memories; Decoding; Iterative decoding; Reliability; Optimization; Data models; Threshold voltage; NAND flash memory; LDPC codes; hard decision level; iteration; DESIGN; READ; PERFORMANCE;
D O I
10.1109/TCSI.2024.3438789
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The low-density parity-check code (LDPC) has been widely used to significantly enhance the reliability of 3-D NAND flash memory. However, in cases where the raw bit error rate (RBER) of the data is high, it not only demands more sense levels but also requires a large number of iterations, leading to a notable read latency issue. To mitigate this challenge, this paper introduces an innovative lightweight latency decrease (LLD) scheme. Initially, by examining the correlation between the number of iterations and the hard decision level (HDL), a functional model that encapsulates the relationship between iteration and offset is established. Building upon this model, the all-wordlines latency decrease (AWLD) scheme is proposed. In an effort to further decrease latency, an in-depth analysis of the similarities among different wordlines within a flash memory block is conducted, leading to the development of an optimized one-wordline lightweight latency decrease (OWLLD) scheme. For scenarios involving random reading of small data volumes, the interplay between function models of various overlapping regions is delved into, which ultimately results in the proposal of a further optimized one-page lightweight latency decrease (OPLLD) scheme. Experimental findings reveal that the OPLLD scheme can enhance the iterative performance of LDPC by up to 94.63% and reduce latency by up to 66.89 % compared to traditional algorithms, while incurring minimal storage and computational overhead. This clearly indicates that the proposed scheme substantially enhances the read latency performance of LDPC in flash memory.
引用
收藏
页码:4611 / 4623
页数:13
相关论文
共 43 条
  • [31] Qi SG, 2014, IEEE WRK SIG PRO SYS, P145
  • [32] Highly Scalable Horizontal Channel 3-D NAND Memory Excellent in Compatibility With Conventional Fabrication Technology
    Sakuma, Kiwamu
    Kusai, Haruka
    Fujii, Shosuke
    Koyama, Masato
    [J]. IEEE ELECTRON DEVICE LETTERS, 2013, 34 (09) : 1142 - 1144
  • [33] Novel Co-Design of NAND Flash Memory and NAND Flash Controller Circuits for Sub-30 nm Low-Power High-Speed Solid-State Drives (SSD)
    Takeuchi, Ken
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (04) : 1227 - 1234
  • [34] EBDN: Entropy-Based Double Nonuniform Sensing Algorithm for LDPC Decoding in TLC nand Flash Memory
    Wang, Yongchao
    Wei, Debao
    Liu, Ming
    Feng, Hua
    Qiao, Liyan
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2024, 43 (06) : 1914 - 1918
  • [35] Experimental Verification and Analysis of the Acceleration Factor Model for 3-D NAND Flash Memory
    Wei, Debao
    Feng, Hua
    Qiao, Liyan
    Hu, Cong
    Peng, Xiyuan
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (10) : 3543 - 3547
  • [36] Fixation Ratio of Error Location-Aware Strategy for Increased Reliable Retention Time of Flash Memory
    Wei, Debao
    Qiao, Liyan
    Wang, Shiyuan
    Peng, Xiyuan
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (10) : 3145 - 3155
  • [37] Using Error Modes Aware LDPC to Improve Decoding Performance of 3-D TLC NAND Flash
    Wu, Fei
    Zhang, Meng
    Du, Yajuan
    Liu, Weihua
    Lu, Zuo
    Wan, Jiguang
    Tan, Zhihu
    Xie, Changsheng
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (04) : 909 - 921
  • [38] Xu Q, 2014, 2014 9TH INTERNATIONAL SYMPOSIUM ON COMMUNICATION SYSTEMS, NETWORKS & DIGITAL SIGNAL PROCESSING (CSNDSP), P166, DOI 10.1109/CSNDSP.2014.6923818
  • [39] Error Characterization and Coding Schemes for Flash Memories
    Yaakobi, Eitan
    Ma, Jing
    Grupp, Laura
    Siegel, Paul H.
    Swanson, Steven
    Wolf, Jack K.
    [J]. 2010 IEEE GLOBECOM WORKSHOPS, 2010, : 1856 - 1860
  • [40] Ye Min, 2024, ASPLOS '24: Proceedings of the 29th ACM International Conference on Architectural Support for Programming Languages and Operating Systems, P55, DOI 10.1145/3620665.3640372