LLD: Lightweight Latency Decrease Scheme of LDPC Hard Decision Decoding for 3-D TLC NAND Flash Memory

被引:1
作者
Wei, Debao [1 ]
Wang, Yongchao [1 ]
Feng, Hua [2 ,3 ]
Xiang, Huqi [1 ]
Qiao, Liyan [1 ]
机构
[1] Harbin Inst Technol, Sch Elect & Informat Engn, Harbin 150080, Peoples R China
[2] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
[3] Univ Chinese Acad Sci, Sch Elect Elect & Commun Engn, Beijing 100049, Peoples R China
关键词
Flash memories; Decoding; Iterative decoding; Reliability; Optimization; Data models; Threshold voltage; NAND flash memory; LDPC codes; hard decision level; iteration; DESIGN; READ; PERFORMANCE;
D O I
10.1109/TCSI.2024.3438789
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The low-density parity-check code (LDPC) has been widely used to significantly enhance the reliability of 3-D NAND flash memory. However, in cases where the raw bit error rate (RBER) of the data is high, it not only demands more sense levels but also requires a large number of iterations, leading to a notable read latency issue. To mitigate this challenge, this paper introduces an innovative lightweight latency decrease (LLD) scheme. Initially, by examining the correlation between the number of iterations and the hard decision level (HDL), a functional model that encapsulates the relationship between iteration and offset is established. Building upon this model, the all-wordlines latency decrease (AWLD) scheme is proposed. In an effort to further decrease latency, an in-depth analysis of the similarities among different wordlines within a flash memory block is conducted, leading to the development of an optimized one-wordline lightweight latency decrease (OWLLD) scheme. For scenarios involving random reading of small data volumes, the interplay between function models of various overlapping regions is delved into, which ultimately results in the proposal of a further optimized one-page lightweight latency decrease (OPLLD) scheme. Experimental findings reveal that the OPLLD scheme can enhance the iterative performance of LDPC by up to 94.63% and reduce latency by up to 66.89 % compared to traditional algorithms, while incurring minimal storage and computational overhead. This clearly indicates that the proposed scheme substantially enhances the read latency performance of LDPC in flash memory.
引用
收藏
页码:4611 / 4623
页数:13
相关论文
共 43 条
  • [1] Read and Write Voltage Signal Optimization for Multi-Level-Cell (MLC) NAND Flash Memory
    Aslam, Chaudhry Adnan
    Guan, Yong Liang
    Cai, Kui
    [J]. IEEE TRANSACTIONS ON COMMUNICATIONS, 2016, 64 (04) : 1613 - 1623
  • [2] Improving LDPC Decoding Performance for 3D TLC NAND Flash by LLR Optimization Scheme for Hard and Soft Decision
    Cui, Lanlan
    Wu, Fei
    Liu, Xiaojian
    Zhang, Meng
    Xiao, Renzhi
    Xie, Changsheng
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2022, 27 (01)
  • [3] Debao Wei, 2014, 2014 IEEE 20th International Conference on Embedded and Real-Time Computing Systems and Applications, DOI 10.1109/RTCSA.2014.6910555
  • [4] On the Use of Soft-Decision Error-Correction Codes in NAND Flash Memory
    Dong, Guiqiang
    Xie, Ningde
    Zhang, Tong
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (02) : 429 - 439
  • [5] LDPC Level Prediction Toward Read Performance of High-Density Flash Memories
    Du, Yajuan
    Gao, Yuan
    Huang, Siyi
    Li, Qiao
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (10) : 3264 - 3274
  • [6] Towards LDPC Read Performance of 3D Flash Memories with Layer-induced Error Characteristics
    Du, Yajuan
    Huang, Siyi
    Zhou, Yao
    Li, Qiao
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2023, 28 (03)
  • [7] Random Flip Bit Aware Reading for Improving High-Density 3-D NAND Flash Performance
    Feng, Hua
    Wei, Debao
    Gu, Shipeng
    Piao, Zhelong
    Wang, Yongchao
    Qiao, Liyan
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024, 71 (05) : 2372 - 2383
  • [8] BER Evaluation System Considering Device Characteristics of TLC and QLC NAND Flash Memories in Hybrid SSDs with Real Storage Workloads
    Fukuchi, Mamoru
    Suzuki, Shun
    Maeda, Kyosuke
    Matsui, Chihiro
    Takeuchi, Ken
    [J]. 2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [9] FlexLevel NAND Flash Storage System Design to Reduce LDPC Latency
    Guo, Jie
    Wen, Wujie
    Hu, Jingtong
    Wang, Danghui
    Li, Hai
    Chen, Yiran
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (07) : 1167 - 1180
  • [10] Modeling the Impact of Random Grain Boundary Traps on the Electrical Behavior of Vertical Gate 3-D NAND Flash Memory Devices
    Hsiao, Yi-Hsuan
    Lue, Hang-Ting
    Chen, Wei-Chen
    Chang, Kuo-Pin
    Shih, Yen-Hao
    Tsui, Bing-Yue
    Hsieh, Kuang-Yeu
    Lu, Chih-Yuan
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (06) : 2064 - 2070