High-speed cascode cross-coupled CMOS dynamic comparator with auxiliary inverter pair

被引:2
作者
Krishna, Komala [1 ]
Nambath, Nandakumar [1 ]
机构
[1] Indian Inst Technol Goa, Sch Elect Sci, Ponda 403401, Goa, India
关键词
Dynamic comparator; High-speed analog-to-digital converters; Auxiliary inverter pair; ADC; DESIGN; TIME;
D O I
10.1016/j.mejo.2024.106239
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A dynamic comparator is the core element in high-speed, high-resolution analog-to-digital converters (ADCs) used for communication applications. The majority of the dynamic comparators can only operate at high speeds when the input difference voltage is large enough. Due to the limited pre-amplifier gain, the comparators' performance deteriorates at lower input difference voltages, which is not suitable for high-speed, high- resolution ADCs. A double-tail dynamic comparator with a pair of auxiliary inverters is proposed to alleviate this problem. With the proposed comparator, the pre-amplifier's differential gain is increased, and the latch regeneration time is reduced by the auxiliary inverter pair resulting in faster comparison operations. The proposed comparator is designed, simulated, and compared with the latest topologies in 65 nm CMOS technology. The performance metrics such as delay, kickback noise, energy consumption per bit, rms noise, and power delay product are evaluated and compared with the state-of-the-art architectures. The proposed technique can be applied to any dynamic comparator that has differential signals at the output of the preamplifier stage. Simulations show that the auxiliary inverter pair improves the comparator's speed by more than 10%.
引用
收藏
页数:9
相关论文
共 43 条
[1]  
Aldacher M, 2017, IEEE I C ELECT CIRC, P310, DOI 10.1109/ICECS.2017.8292027
[2]   Analysis and Design of a Low-Voltage Low-Power Double-Tail Comparator [J].
Babayan-Mashhadi, Samaneh ;
Lotfi, Reza .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (02) :343-352
[3]   An offset cancellation technique for comparators using body-voltage trimming [J].
Babayan-Mashhadi, Samaneh ;
Lotfi, Reza .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 73 (03) :673-682
[4]   A 1.2-V Dynamic Bias Latch-Type Comparator in 65-nm CMOS With 0.4-mV Input Noise [J].
Bindra, Harijot Singh ;
Lokin, Christiaan E. ;
Schinkel, Daniel ;
Annema, Anne-Johan ;
Nauta, Bram .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (07) :1902-1912
[5]   A dynamic power-efficient 4 GS/s CMOS comparator [J].
Dehkordi, Mehrdad Amirkhan ;
Dousti, Massoud ;
Mirsanei, Seyed Mehdi ;
Zohoori, Soorena .
AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2023, 170
[6]   A taxonomy of ADC architectures for ICT engineering curricula [J].
Del Corso, Dante ;
Passerone, Claudio .
AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2018, 84 :394-402
[7]   A 12-b 10-GS/s Interleaved Pipeline ADC in 28-nm CMOS Technology [J].
Devarajan, Siddharth ;
Singer, Larry ;
Kelly, Dan ;
Pan, Tao ;
Silva, Jose ;
Brunsilius, Janet ;
Rey-Losada, Daniel ;
Murden, Frank ;
Speir, Carroll ;
Bray, Jeffery ;
Otte, Eric ;
Rakuljic, Nevena ;
Brown, Phil ;
Weigandt, Todd ;
Yu, Qicheng ;
Paterson, Donald ;
Petersen, Corey ;
Gealow, Jeffrey ;
Manganaro, Gabriele .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (12) :3204-3218
[8]  
Dubey Avaneesh K., 2019, 2019 9th Annual Information Technology, Electromechanical Engineering and Microelectronics Conference (IEMECON), P49, DOI 10.1109/IEMECONX.2019.8876979
[9]   Optimization for offset and kickback-noise in novel CMOS double-tail dynamic comparator: A low-power, high-speed design approach using bulk-driven load [J].
Dubey, Avaneesh K. ;
Nagaria, R. K. .
MICROELECTRONICS JOURNAL, 2018, 78 :1-10
[10]   Kickback noise reduction techniques for CMOS latched comparators [J].
Figueiredo, Pedro M. ;
Vital, Joao C. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (07) :541-545