A Scalable and PVT Invariant Spiking Neuron Using Asynchronous CMOS Logic

被引:0
|
作者
Loi, Dante [1 ]
Granizo, Javier [1 ]
Hernandez, Luis [1 ]
机构
[1] Carlos III Univ Madrid, Elect Tech Dept, Leganes, Spain
基金
欧盟地平线“2020”;
关键词
digitally controlled oscillator; neuromorphic computing; SNNs;
D O I
10.1109/ISCAS58744.2024.10558397
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
This paper introduces a unique asynchronous digital version of the widely recognized LIF neuron model, which is commonly used in spiking neural networks. This proposed circuit provides a technologically scalable alternative to conventional analog implementations. Despite utilizing digital logic, the neuron circuit employs internal variable representations that are rate encoded as spike trains. This approach simplifies the internal circuitry by eliminating the need for arithmetic circuits and minimizes power consumption, achieving a figure of merit of 310 fJ/SOP. The programmability of the parameters, combined with these features, facilitates the use of off-chip gradient learning techniques without performance degradation due to PVT and mismatch variations during deployment.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] A Highly Scalable Interface Fuse for Advanced CMOS Logic Technologies
    Yang, Li-Yu
    Hsieh, Min-Che
    Liu, Jheng-Sin
    Chin, Yung-Wen
    Lin, Chrong Jung
    IEEE ELECTRON DEVICE LETTERS, 2012, 33 (02) : 245 - 247
  • [32] A PVT Invariant Cascode Current Reference Circuit in 180nm CMOS Process
    Swathi, Payavula
    Bhaskar, M.
    2022 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE 2022), 2022, : 113 - 116
  • [33] Scalable Block-based Spiking Neural Network Hardware with a Multiplierless Neuron Model
    Nambiar, Vishnu P.
    Koh, Eng Kiat
    Pu, Junran
    Mani, Aarthy
    Ming, Wong Ming
    Li Fei
    Goh, Wang Ling
    Do, Anh Tuan
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [34] On the realisation of delay-insensitive asynchronous circuits with CMOS ternary logic
    Mariani, R
    Roncella, R
    Saletti, R
    Terreni, P
    THIRD INTERNATIONAL SYMPOSIUM ON ADVANCED RESEARCH IN ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 1997, : 54 - 62
  • [35] An implementation technique of dynamic CMOS circuit applicable to asynchronous/synchronous logic
    Yoshizawa, H
    Taniguchi, K
    Nakashi, K
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A145 - A148
  • [36] Implementation of Fuzzy Logic Operators as Digital Asynchronous Circuits in CMOS Technology
    Talaska, Tomasz
    2017 IEEE 30TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (MIEL), 2017, : 97 - 100
  • [37] Spiking Neural Networks with Unsupervised Learning Based on STDP Using Resistive Synaptic Devices and Analog CMOS Neuron Circuit
    Kwon, Min-Woo
    Baek, Myung-Hyun
    Hwang, Sungmin
    Kim, Sungjun
    Park, Byung-Gook
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2018, 18 (09) : 6588 - 6592
  • [38] Optimal stimulation of spiking neuron using reinforcement learning: Single neuron study
    Singanamalla, Sai Kalyan Ranga
    Akella, Ashlesha
    Lin, Chin-Teng
    JOURNAL OF COMPUTATIONAL NEUROSCIENCE, 2021, 49 (SUPPL 1) : S111 - S112
  • [39] Design Of A New Thresholder Using For Spiking Photonic Neuron
    Xu, Ming
    Zhai, MinJun
    Ni, ZhiYang
    Ji, JianHua
    2019 18TH INTERNATIONAL CONFERENCE ON OPTICAL COMMUNICATIONS AND NETWORKS (ICOCN), 2019,
  • [40] Memristive FHN spiking neuron model and brain-inspired threshold logic computing
    Fang, Xiaoyan
    Duan, Shukai
    Wang, Lidan
    NEUROCOMPUTING, 2023, 517 : 93 - 105