A Scalable and PVT Invariant Spiking Neuron Using Asynchronous CMOS Logic

被引:0
|
作者
Loi, Dante [1 ]
Granizo, Javier [1 ]
Hernandez, Luis [1 ]
机构
[1] Carlos III Univ Madrid, Elect Tech Dept, Leganes, Spain
基金
欧盟地平线“2020”;
关键词
digitally controlled oscillator; neuromorphic computing; SNNs;
D O I
10.1109/ISCAS58744.2024.10558397
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
This paper introduces a unique asynchronous digital version of the widely recognized LIF neuron model, which is commonly used in spiking neural networks. This proposed circuit provides a technologically scalable alternative to conventional analog implementations. Despite utilizing digital logic, the neuron circuit employs internal variable representations that are rate encoded as spike trains. This approach simplifies the internal circuitry by eliminating the need for arithmetic circuits and minimizes power consumption, achieving a figure of merit of 310 fJ/SOP. The programmability of the parameters, combined with these features, facilitates the use of off-chip gradient learning techniques without performance degradation due to PVT and mismatch variations during deployment.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] Neuron-Like Responses and Bifurcations of a Generalized Asynchronous Sequential Logic Spiking Neuron Model
    Matsubara, Takashi
    Torikai, Hiroyuki
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2012, E95A (08) : 1317 - 1328
  • [2] Implementation of a Spiking Neuron in CMOS
    Burman, Iman
    Hore, Archita
    Chakraborty, Ayan
    Bandyopadhyay, Sharba
    Chakrabarti, Saswat
    2021 NATIONAL CONFERENCE ON COMMUNICATIONS (NCC), 2021, : 581 - 586
  • [3] An asynchronous spiking chaotic neuron integrated circuit
    Horio, Y
    Taniguchi, T
    Aihara, K
    NEUROCOMPUTING, 2005, 64 (1-4 SPEC. ISS.) : 447 - 472
  • [4] Analog Spiking Neuron in 28 nm CMOS
    Besrour, Marwan
    Zitoun, Sarra
    Lavoie, Jacob
    Omrani, Takwa
    Koua, Konin
    Benhouria, Maher
    Boukadoum, Mounir
    Fontaine, Rejean
    2022 20TH IEEE INTERREGIONAL NEWCAS CONFERENCE (NEWCAS), 2022, : 148 - 152
  • [5] Asynchronous Architecture of Stochastic Computing Spiking Neuron Network
    Gao Y.
    Chen Y.
    Zhu Y.
    Xue X.
    Li H.
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2022, 34 (04): : 522 - 526
  • [6] Asynchronous spiking photonic neuron for lightwave neuromorphic signal processing
    Fok, Mable P.
    Tian, Yue
    Rosenbluth, David
    Prucnal, Paul R.
    OPTICS LETTERS, 2012, 37 (16) : 3309 - 3311
  • [7] ADAPTIVE LOGIC SYNTHESIS BY FERROELECTRIC SPIKING NEURON CIRCUITS
    Guerreiro, Ana M. G.
    McMillan, Larry D.
    de Araujo, Carlos A. Paz
    INTEGRATED FERROELECTRICS, 2008, 100 : 238 - 253
  • [8] A Spiking-Neuron Collective Analog Adder with Scalable Precision
    Woo, Sung Sik
    Sarpeshkar, Rahul
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 1620 - 1623
  • [9] Sequential logic asynchronous design for CMOS implementation
    Lemberski, I
    MELECON '98 - 9TH MEDITERRANEAN ELECTROTECHNICAL CONFERENCE, VOLS 1 AND 2, 1998, : 613 - 616
  • [10] A High-Frequency CMOS Meminductor Emulator for Spiking Neuron
    Singh, Ankur
    Kim, Dowon
    Lee, Hyunkeun
    Lee, Byung-Geun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024,