Improving Netlist Transformation-Based Approximate Logic Synthesis Through Resynthesis

被引:0
作者
Morales-Monge, Roger [1 ]
Castro-Godinez, Jorge [1 ]
Paim, Guilherme [2 ,3 ]
机构
[1] Sch Elect Engn, Inst Tecnol Costa Rica, Cartago 30101, Costa Rica
[2] Inst Engn Sistemas & Comp Invest & Desenvolvimento, High Performance Comp Architecturesand Syst Res Gr, P-1000029 Lisbon, Portugal
[3] Univ Lisbon, Inst Super Tecn, P-1649004 Lisbon, Portugal
关键词
Measurement; Space exploration; Logic gates; Probabilistic logic; Approximation algorithms; Optimization; Hardware; Approximate computing (AxC); circuit design; electronic design automation (EDA); pruning; DESIGN;
D O I
10.1109/LES.2024.3391220
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
To address the challenges of efficient hardware design for error-tolerant applications, several techniques of applied approximate computing have been proposed. Pruning algorithms aim to approximate circuits with reduced design requirements at the cost of an acceptable degradation of their quality of result. In this letter, we present the effects of resynthesis, an iterative application of logic synthesis along with pruning algorithms, into a state-of-the-art approximate design flow, AxLS. Resynthesis strategy improves the approximation, achieving up to 70% area-power savings for the same error in the output, and reducing the number of iterations, and hence the time required to explore the design space in up to $30\times $ , to obtain an approximated design.
引用
收藏
页码:279 / 282
页数:4
相关论文
empty
未找到相关数据