All-nMOS Power-Rail ESD Clamp Circuit With Compact Area and Low Leakage

被引:1
作者
Hsieh, Chia-You [1 ]
Lin, Chun-Yu [2 ]
机构
[1] Natl Taiwan Normal Univ, Dept Elect Engn, Taipei 106308, Taiwan
[2] Natl Yang Ming Chiao Tung Univ, Inst Elect, Hsinchu, Taiwan
关键词
Electrostatic discharges; MOS devices; Monitoring; Stress; Clamps; Temperature measurement; Electrostatic discharge protection; All-nMOS; area-effective; electrostatic discharge (ESD); low leakage; PROTECTION; DESIGN; VOLTAGE;
D O I
10.1109/TED.2024.3434776
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
ICs are susceptible to breakage due to electrostatic discharge (ESD), making ESD protection circuits necessary for ICs. In some applications, internal circuits may adopt an all n-type transistor design. In such cases, the ESD protection circuit should only use n-type transistors to reduce the number of process masks required. This work proposes both a basic and an improved design for an all-nMOS power-rail ESD clamp. The improved design uses a current mirror circuit and nMOS string to reduce chip area and leakage, respectively. These ESD protection circuits have been implemented and validated in a 0.18- $\mu $ m CMOS process. The proposed designs are cost-effective and offer higher ESD robustness for practical applications.
引用
收藏
页码:5205 / 5211
页数:7
相关论文
共 16 条
[1]   TLP calibration, correlation, standards, and new techniques [J].
Barth, J ;
Verhaege, K ;
Henry, LG ;
Richner, J .
ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM PROCEEDINGS, 2000, 2000, :85-96
[2]   Design of High-Voltage-Tolerant Power-Rail ESD Protection Circuit for Power Pin of Negative Voltage in Low-Voltage CMOS Processes [J].
Chang, Rong-Kun ;
Ker, Ming-Dou .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (01) :40-46
[3]   Design of Power-Rail ESD Clamp With Dynamic Timing-Voltage Detection Against False Trigger During Fast Power-ON Events [J].
Chen, Jie-Ting ;
Ker, Ming-Dou .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (03) :838-846
[4]   All nMOS 10-T AQRC for Monolithic Chlorophyll Fluorescence SPAD Sensor [J].
Guhilot, Hansraj ;
Kamat, Rajanish K. .
IEEE SENSORS JOURNAL, 2011, 11 (09) :1975-1978
[5]   A new low-power pMOS poly-Si inverter for AMDs [J].
Jung, SH ;
Nam, WJ ;
Lee, JH ;
Jeon, JH ;
Han, MK .
IEEE ELECTRON DEVICE LETTERS, 2005, 26 (01) :23-25
[6]   Whole-chip ESD protection design with efficient VDD-to-VSS ESD clamp circuits for submicron CMOS VLSI [J].
Ker, MD .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1999, 46 (01) :173-183
[7]   On-chip transient detection circuit for system-level ESD protection in CMOS integrated circuits to meet electromagnetic compatibility regulation [J].
Ker, Ming-Dou ;
Yen, Cheng-Cheng ;
Shih, Pi-Chia .
IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2008, 50 (01) :13-21
[8]   A 20 GHz 8-bit All-N-Transistor Logic CLA Using 16-nm FinFET Technology [J].
Lee, Tzung-Je ;
Yang, Wen-Shou ;
Wang, Chua-Chin .
2021 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2021) & 2021 IEEE CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA 2021), 2021, :33-36
[9]  
Leelasantitham A., 2004, TENCON 2004. 2004 IEEE Region 10 Conference (IEEE Cat. No. 04CH37582), P364
[10]   A Wide Input Range All-NMOS Rectifier With Gate Voltage Boosting Technique for Wireless Power Transfer [J].
Li, Xiaguang ;
Wang, Keping ;
Zhou, Yixin ;
Pan, Yanjie ;
Meng, Fanyi ;
Ma, Kaixue .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (11) :4023-4027