A 0.8-ps RMS Precision Period Jitter Measurement Circuit with Offset Reduction

被引:0
作者
Xie, Lin [1 ]
Dong, Zizheng [1 ]
Sun, Jialei [1 ]
Gao, Sai [1 ]
Li, Shuaipeng [1 ]
Jing, Naifeng [1 ]
Wang, Qin [1 ]
Jiang, Jianfei [1 ]
机构
[1] Shanghai Jiao Tong Univ, Dept Micro Nano Elect, Shanghai, Peoples R China
来源
2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024 | 2024年
关键词
clock; jitter measurement; synthesizable; stochastic phase interpolation; CLOCK;
D O I
10.1109/ISCAS58744.2024.10557978
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
This paper presents a period jitter measurement circuit that employs a stochastic phase interpolation scheme. Triggered by an input clock, a delay line is applied to sample the signal under measurement. By appropriately delaying the input clock by less than one cycle and utilizing the rising edges of the delayed clock and input clock, the circuit generates a signal for measurement, minimizing the usage of delay units and enabling the measurement of a period greater than the average. A two-mode measurement scheme is adopted. In calibration mode, the phase difference between the input and delayed clock is measured for calculating the average clock period. Accurate period jitter is measured in normal mode. An averaging strategy is employed to mitigate the offset introduced in the signal generation. The proposed circuit is implemented on a Kintex Ultrascale+ FPGA, achieving a difference of 0.8 ps compared to the reference root mean square value with resource consumption of 7712 FFs, 1098 CARRY8s, and 8629 LUTs.
引用
收藏
页数:5
相关论文
共 2 条
  • [1] A 2-ps resolution wide range BIST circuit for jitter measurement
    Cheng, Nai-Chen Daniel
    Lee, Yu
    Chen, Ji-Jan
    PROCEEDINGS OF THE 16TH ASIAN TEST SYMPOSIUM, 2007, : 219 - 223
  • [2] A Sub-mW On-Chip Period-Jitter Measurement Circuit Using Automatic Hidden Runtime Resolution Calibration
    Chou, Pei-Yuan
    Liu, Yen-Chen
    Lin, Tay-Jyi
    Wang, Jim
    Wu, K. C.
    Wang, Jinn-Shyan
    IEEE SOLID-STATE CIRCUITS LETTERS, 2020, 3 : 70 - 73