The role of process and geometrical parameters of gate stack Inverted-T shape junction less FET at 20 nm technology node

被引:0
作者
Munjal, Sameeksha [1 ]
Prakash, Neelam Rup [1 ]
Kaur, Jasbir [1 ]
Komal [1 ]
机构
[1] Punjab Engn Coll Univ, Dept Elect & Commun, VLSI Design Res Lab, Chandigarh, India
来源
MICRO AND NANOSTRUCTURES | 2024年 / 193卷
关键词
HIGH-K DIELECTRICS; ANALOG PERFORMANCE; FINFET DEVICES; MOSFETS; DESIGN; OPTIMIZATION; TRANSISTOR; POWER; SIMULATION; LEAKAGE;
D O I
10.1016/j.micrna.2024.207924
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
In the present era, FET devices are seamlessly integrated with complex circuits that can be used to realize chips capable of operating at a significantly higher speed. These designed devices can meet the requisite of circuits used in designing mobile phones, tablets and laptops, thereby enhancing the overall performance. The present work focuses on designing of gate stack inverted-T junctionless FET at 20 nm technology node. Both static and low frequency characteristics of device such as threshold voltage (VTh), V Th ), transconductance (gm), g m ), on (ION) I ON ) & off ( I OFF ) state currents, as well as its high-frequency characteristics like total gate capacitance (Cgg), C gg ), cut-off frequency (fT), f T ), maximum oscillation frequency (fmax) max ) and gain bandwidth product (GBW) are methodically demonstrated with alterations in the device process and geometrical variations. The parameters such as height of fin, width of fin and work function are varied to study their impact. The SS, DIBL, I ON /I OFF (current switching ratio) and VTh, Th , for 20 nm gate length are observed as 67.94 mV/dec, 34.32 mV/V, 108, 8 , 0.32 V, respectively. The f max is determined to be in the THz range and has early voltage of approximately 6.12V. Additionally, the effect of temperature is also studied by varying it in the range of 250 K-450 K. Analysis and virtual modelling of device is carried out using Visual TCAD. In addition, p-channel transistor is designed along with the n-channel configuration to investigate the device performance for CMOS based circuits. The noise margin and average delay of the inverter circuit are observed to be 0.37 V and 36.7 ps respectively.
引用
收藏
页数:20
相关论文
共 70 条
  • [1] Bohr M., 2011, Intel's revolutionary 22 nm transistor technology
  • [2] Comparison of Density Gradient and NEGF for 3D Simulation of a Nanowire MOSFET
    Brown, Andrew R.
    Martinez, Antonio
    Seoane, Natalia
    Asenov, Asen
    [J]. PROCEEDINGS OF THE 2009 SPANISH CONFERENCE ON ELECTRON DEVICES, 2009, : 140 - 143
  • [3] Chakraborty AS, 2013, 2013 STUDENTS CONFERENCE ON ENGINEERING AND SYSTEMS (SCES): INSPIRING ENGINEERING AND SYSTEMS FOR SUSTAINABLE DEVELOPMENT
  • [4] RF Performance and Small-Signal Parameter Extraction of Junctionless Silicon Nanowire MOSFETs
    Cho, Seongjae
    Kim, Kyung Rok
    Park, Byung-Gook
    Kang, In Man
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (05) : 1388 - 1396
  • [5] Colienge J.P, 2005, FinFETS and Other Multi-Gate Transistors
  • [6] Colinge JP, 2011, ENG MATER, P187, DOI 10.1007/978-3-642-15868-1_10
  • [7] Colinge JP, 2009, 2009 IEEE INTERNATIONAL SOI CONFERENCE, P137
  • [8] Colinge JP, 2010, NAT NANOTECHNOL, V5, P225, DOI [10.1038/nnano.2010.15, 10.1038/NNANO.2010.15]
  • [9] Reduced electric field in junctionless transistors
    Colinge, Jean-Pierre
    Lee, Chi-Woo
    Ferain, Isabelle
    Akhavan, Nima Dehdashti
    Yan, Ran
    Razavi, Pedram
    Yu, Ran
    Nazarov, Alexei N.
    Doriac, Rodrigo T.
    [J]. APPLIED PHYSICS LETTERS, 2010, 96 (07)
  • [10] How many gates do we need in a transistor?
    Cristoloveanu, Sorin
    [J]. CAS 2007 INTERNATIONAL SEMICONDUCTOR CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2007, : 3 - 10