Hardware Acceleration-Based Scheme for UNET Implementation Using FPGA

被引:0
|
作者
Khalil, Kasem [1 ]
Abdelfattah, Rabab [2 ]
Abdelfatah, Kareem [3 ]
Sherif, Ahmed [2 ]
机构
[1] Univ Mississippi, Elect & Comp Engn Dept, University, MS 38677 USA
[2] Univ Southern Mississippi, Sch Comp Sci & Comp Engn, Hattiesburg, MS 39406 USA
[3] CareerBuilder Canada CO, Toronto, ON, Canada
关键词
UNet; CNN; FPGA; and semantic segmentation;
D O I
10.1109/ICMI60790.2024.10585793
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
UNet has rapidly become the architecture of choice for precise real-time semantic segmentation, which is crucial in medical diagnostics and autonomous navigation applications. However, deploying such advanced Convolutional Neural Network (CNN) models on embedded devices is challenging due to UNet's computational complexity. This paper proposes an optimized FPGA-based hardware architecture to accelerate UNet for practical usage under power constraints without relying on GPUs. The proposed method utilizes processing elements for the convolutional process in sliding and multiplications. A shift register is employed to slide the window of the convolutional process, and a multiplier is used to multiply the input feature with the corresponding memory weight. The proposed method is implemented using VHDL and FPGA. The results show that the proposed method has a power consumption of 5.375 W with low latency, making it suitable for various domains.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] A survey of FPGA-based hardware implementation of ANNs
    Liu, JH
    Liang, DQ
    PROCEEDINGS OF THE 2005 INTERNATIONAL CONFERENCE ON NEURAL NETWORKS AND BRAIN, VOLS 1-3, 2005, : 915 - 918
  • [42] Photon acceleration-based radiation sources
    Hoffman, JR
    Muggli, P
    Katsouleas, T
    Mori, WB
    Joshi, C
    ADVANCED ACCELERATOR CONCEPTS, EIGHTH WORKSHOP, 1999, 472 : 544 - 551
  • [43] FPGA Implementation of Watermarking Scheme Using XSG
    Rajitha, Korrapati
    Nelakuditi, Usha Rani.
    Mandhala, Venkata Naresh
    Kim, Tai-Hoon
    INTERNATIONAL JOURNAL OF SECURITY AND ITS APPLICATIONS, 2015, 9 (01): : 89 - 96
  • [44] Parallel hardware implementation of data hiding scheme for quality access control of grayscale image based on FPGA
    Phadikar, Amit
    Mandal, Himadri
    Chiu, Tien-Lung
    MULTIDIMENSIONAL SYSTEMS AND SIGNAL PROCESSING, 2020, 31 (01) : 73 - 101
  • [45] Parallel hardware implementation of data hiding scheme for quality access control of grayscale image based on FPGA
    Amit Phadikar
    Himadri Mandal
    Tien-Lung Chiu
    Multidimensional Systems and Signal Processing, 2020, 31 : 73 - 101
  • [46] Acceleration and implementation of convolutional neural networks based on FPGA
    Zhao, Sijie
    Gao, Shangshang
    Wang, Rugang
    Wang, Yuanyuan
    Zhou, Feng
    Guo, Naihong
    DIGITAL SIGNAL PROCESSING, 2023, 141
  • [47] Acceleration and Implementation of Convolutional Neural Network Based on FPGA
    Wang, Enyi
    Qiu, Dehui
    PROCEEDINGS OF 2019 IEEE 7TH INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND NETWORK TECHNOLOGY (ICCSNT 2019), 2019, : 321 - 325
  • [48] FPGA implementation of hardware voter
    Krstic, MD
    Stojcev, MK
    TELSIKS 2001, VOL 1 & 2, PROCEEDINGS, 2001, : 401 - 404
  • [49] Lithographic Aerial Image Simulation with FPGA-Based Hardware Acceleration
    Cong, Jason
    Zou, Yi
    FPGA 2008: SIXTEENTH ACM/SIGDA INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE GATE ARRAYS, 2008, : 67 - 76
  • [50] FPGA based Adaptive Hardware Acceleration for Multiple Deep Learning Tasks
    Lu, Yufan
    Zhai, Xiaojun
    Saha, Sangeet
    Ehsan, Shoaib
    McDonald-Maier, Klaus D.
    2021 IEEE 14TH INTERNATIONAL SYMPOSIUM ON EMBEDDED MULTICORE/MANY-CORE SYSTEMS-ON-CHIP (MCSOC 2021), 2021, : 204 - 209