Comprehensive analysis of linear phase frequency detectors in phase-locked loops

被引:4
|
作者
Sivaraaj, N. R. [1 ]
Majeed, K. K. Abdul [1 ]
机构
[1] Vellore Inst Technol, Sch Elect & Commun Engn, Vellore 632014, Tamil Nadu, India
关键词
Blind zone; Conventional PFD; Dead zone; Phase locked loop (PLL); Linear phase frequency detector (PFD); Reset delay; REFERENCE SPUR REDUCTION; CHARGE-PUMP; HIGH-SPEED; LOW-POWER; LOW-NOISE; DIGITAL PHASE; FRACTIONAL-N; FAST-LOCKING; BLIND ZONE; PLL;
D O I
10.1016/j.aeue.2024.155274
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Phase Frequency Detector (PFD) is a pivotal foundational element within phase-locked loops (PLLs). This literature review systematically explores various linear PFD architectures, conducting a comprehensive analysis of their performance parameters and elucidating the impact of these architectures on Phase Locked Loop (PLL) characteristics. The survey encompasses diverse PFD designs, including linear PFDs with 1800 0 and 3600 0 detection ranges. This study focuses on the various types of research that employed cutting-edge techniques in order to alleviate prevalent PFD challenges viz dead zone, blind zone, reset delay, detection range, maximum operating frequency, power consumption, and area. The survey provides invaluable resources for novice investigators and seasoned experts in PLL, fostering a holistic comprehension of the current PFD landscape which further facilitates innovation in wireless communication engineering. Additionally, the review meticulously outlines the differences that can be implemented in PFD for better outcomes of the PLL.
引用
收藏
页数:20
相关论文
共 50 条
  • [21] ON THE FREQUENCY ACQUISITION PERFORMANCE EVALUATION OF PHASE-LOCKED LOOPS
    HASAN, P
    FREQUENZ, 1990, 44 (9-10) : 233 - 236
  • [22] PERFORMANCE ANALYSIS OF PHASE-LOCKED LOOPS IN THE FREQUENCY SEARCH MODE OF OPERATION
    HASAN, P
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1991, 138 (03): : 418 - 420
  • [23] Frequency Oscillations Estimates for Digital Phase-Locked Loops
    Leonov, G. A.
    Fyodorov, A. A.
    DOKLADY MATHEMATICS, 2011, 84 (02) : 761 - 764
  • [24] Frequency oscillations estimates for digital phase-locked loops
    G. A. Leonov
    A. A. Fyodorov
    Doklady Mathematics, 2011, 84 : 761 - 764
  • [25] A CMOS phase frequency detector for charge pump phase-locked loops
    Lee, GB
    Chan, PK
    Siek, L
    42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 601 - 604
  • [26] ANALYSIS OF MODULATED SIGNALS IN PHASE-LOCKED LOOPS
    SUZUKI, K
    NAMEKAWA, T
    IEEE TRANSACTIONS ON COMMUNICATION TECHNOLOGY, 1971, CO19 (05): : 738 - &
  • [27] INTERFERENCES IN PHASE-LOCKED LOOPS
    BLANCHARD, A
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 1974, AE10 (05) : 686 - 697
  • [28] PHASE-LOCKED LOOPS AND SAMPLING
    REY, TJ
    PROCEEDINGS OF THE INSTITUTE OF ELECTRICAL AND ELECTRONICS ENGINEERS, 1971, 59 (09): : 1357 - &
  • [29] CHAOS IN PHASE-LOCKED LOOPS
    CHOU, JH
    CHU, YH
    CHANG, S
    ELECTRONICS LETTERS, 1991, 27 (09) : 750 - 751
  • [30] Digital Phase-Locked Loops
    Levantino, Salvatore
    2018 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2018,