A 2-GS/s Time-Interleaved ADC With Embedded Background Calibrations and a Novel Reference Buffer for Reduced Inter-Channel Crosstalk

被引:5
作者
Ricci, Luca [1 ]
Be, Gabriele [1 ]
Rocco, Michele [1 ]
Scaletti, Lorenzo [2 ]
Zanoletti, Gabriele [1 ]
Bertulessi, Luca [1 ]
Lacaita, Andrea L. [1 ]
Levantino, Salvatore [1 ]
Samori, Carlo [1 ]
Bonfanti, Andrea [1 ]
机构
[1] Politecn Milan, Dipartimento Elettron Informaz & Bioingn, I-20133 Milan, Italy
[2] Infineon Technol AG, A-9500 Villach, Austria
关键词
Linearity; Transistors; Calibration; Bandwidth; Junctions; Impedance; Crosstalk; Analog-to-digital converters (ADCs); input buffer; interleaving calibrations; reference buffer; successive approximation register (SAR); time interleaving; SAR ADC; SKEW CALIBRATION; DESIGN; CMOS;
D O I
10.1109/JSSC.2024.3437168
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Time-interleaved (TI) analog-to-digital converters (ADCs) are an established architecture, but fundamental problems still exist that prevent replicating the performance of each sub-ADC to the overall TI ADC. This article presents different techniques to overcome the main challenges in implementing an interleaved converter: 1) driving the ADC with sufficient linearity and bandwidth; 2) avoiding the crosstalk through the reference voltage; and 3) mitigating the effect of inter-channel mismatches. The proposed techniques are applied to a 2 TI ADC implemented in a TSMC 28 bulk CMOS process consisting of eight 11bit 250 successive approximation register (SAR) ADCs. The prototype achieves a signal-to-noise plus distortion ratio (SNDR) and a spurious-free dynamic range (SFDR) of 57.3and 70.1, respectively. The SNDR degrades on average by only 1.76compared with the sub-ADCs, demonstrating the effectiveness of the proposed techniques. With a power consumption of 118.6, including input buffer, digital calibrations, and SAR ADCs, the TI ADC achieves a 99 Walden figure of merit (FoM) and a 156.6 Schreier FoM.
引用
收藏
页码:456 / 468
页数:13
相关论文
共 53 条
[51]  
Zhao Haodong, 2023, ICASSP 2023 - 2023 IEEE International Conference on Acoustics, Speech and Signal Processing (ICASSP), P1, DOI 10.1109/ICASSP49357.2023.10095356
[52]   Thermal and Reference Noise Analysis of Time-Interleaving SAR and Partial-Interleaving Pipelined-SAR ADCs [J].
Zhong, Jianyu ;
Zhu, Yan ;
Sin, Sai-Weng ;
Seng-Pan, U. ;
Martins, Rui Paulo .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (09) :2196-2206
[53]   A 12-b 1-GS/s 31.5-mW Time-Interleaved SAR ADC With Analog HPF-Assisted Skew Calibration and Randomly Sampling Reference ADC [J].
Zhou, Yuan ;
Xu, Benwei ;
Chiu, Yun .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (08) :2207-2218