An 8-MS/s 16-bit SAR ADC With Symmetric Complementary Switching and Split Passive Reference Segmentation in 180-nm Process

被引:1
作者
Huang, Siji [1 ]
Huang, Qifeng [1 ]
Fan, Yifei [1 ]
Zhao, Qiwei [1 ]
Chen, Yanhang [1 ]
Zhang, Yihan [1 ]
Yuan, Jie [1 ]
机构
[1] Hong Kong Univ Sci & Technol, Dept Elect & Comp Engn, Hong Kong, Peoples R China
关键词
Switches; Capacitors; Redundancy; Noise; Distortion; Switching circuits; Linearity; ADC; analog-to-digital converter; low power; reference capacitor; redundancy; reference stabilization; successive approximation register (SAR); switching; CMOS; SNDR; DB;
D O I
10.1109/TCSI.2024.3430378
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an efficient 8-MS/s 16-bit successive approximation register (SAR) analog-to-digital converter (ADC) with the proposed symmetric complementary switching (SCS) and split passive reference segmentation (SPRS). Conventionally, improving the SAR ADC speed compromises the signal-to-noise-and-distortion ratio (SNDR) and energy efficiency due to the high precision requirement and the sequential bit-cycling. In this design, the proposed SCS scheme reduces the parasitic capacitance in the sampling path and the settling error of the capacitive digital-to-analog converter (CDAC) with low SNDR and hardware penalties. In addition, to reduce reference ripples, active reference buffers generally consume high power while the passive methods may degrade the SNDR or occupy large areas. To efficiently reduce reference settling errors, an area-efficient SPRS is developed, which suppresses the reference settling error through the split reference segmentation. The prototype chip is fabricated in a 180-nm CMOS process and occupies an area of 0.57 mm(2). Measurements show the ADC achieves a peak SNDR of 89.2 dB at 8 MS/s with a 9.5-mW power consumption. The Schreier-figure-of-merit (FoM) is 175.4 dB.
引用
收藏
页码:4486 / 4498
页数:13
相关论文
共 45 条
[41]   A Bandwidth-Adaptive Pipelined SAR ADC With Three-Stage Cascoded Floating Inverter Amplifier [J].
Tang, Xiyuan ;
Yang, Xiangxing ;
Liu, Jiaxin ;
Wang, Zongnan ;
Shi, Wei ;
Pan, David Z. ;
Sun, Nan .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (09) :2564-2574
[42]  
Texas Instrument, 2014, THS4541 NEGATIVE RAI
[43]  
Verbruggen B., 2014, P IEEE S VLSI CIRC J, P1
[44]   A 12-Bit, 300-MS/s Single-Channel Pipelined-SAR ADC With an Open-Loop MDAC [J].
Wu, Chao ;
Yuan, Jie .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (05) :1446-1454
[45]   A 10-bit 100-MS/s Reference-Free SAR ADC in 90 nm CMOS [J].
Zhu, Yan ;
Chan, Chi-Hang ;
Chio, U-Fat ;
Sin, Sai-Weng ;
U, Seng-Pan ;
Martins, Rui Paulo ;
Maloberti, Franco .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (06) :1111-1121