A Novel Technique to Design Ultra-Low Voltage and Ultra-Low Power Inverter-Based OTAs

被引:0
|
作者
Della Sala, Riccardo [1 ]
Centurelli, Francesco [1 ]
Scotti, Giuseppe [1 ]
机构
[1] Sapienza Univ Rome, Via Eudossiana 18, I-00184 Rome, Italy
来源
2024 19TH CONFERENCE ON PH.D RESEARCH IN MICROELECTRONICS AND ELECTRONICS, PRIME 2024 | 2024年
关键词
OTA; inverter-based; ultra-low voltage; ultra-low power; Internet of Things;
D O I
10.1109/PRIME61930.2024.10559716
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work a novel technique to design ultra-low voltage (ULV), ultra-low power (ULP), inverter-based OTAs is presented. The proposal consists in utilizing a replica bias control loop applied to a body-driven inverter stage, with the aim of accurately setting both the DC current and the static output voltage, thus also centering the voltage transfer characteristic of the inverter cell. The proposed custom body-driven inverter attains rail-to-rail input common mode range, even at supply voltages as low as 0.3 V, and exhibits very stable performance under process, supply voltage and temperature (PVT) variations. The body-driven inverter cell is then exploited to implement a ULV, ULP OTA with small silicon area footprint, whose supply voltage can be scaled down to 0.3V. An extensive simulation campaign in a 180 nm CMOS technology has shown state-of-the-art performance in terms of small signal figure of merits, attaining very good robustness with respect to PVT variations.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] A novel power optimization technique for ultra-low power RFICs
    Shameli, Amin
    Heydari, Payam
    ISLPED '06: PROCEEDINGS OF THE 2006 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2006, : 274 - 279
  • [2] An ultra-low power SAR ADC with voltage window technique
    Wang Z.-F.
    Ning N.
    Wu S.-Y.
    Du L.
    Jiang M.
    Yan X.-Y.
    Wang W.
    Ning, Ning (ning_ning@uestc.edu.cn), 1600, Chinese Institute of Electronics (44): : 211 - 215
  • [3] A Novel Differential to Single-Ended Converter for Ultra-Low-Voltage Inverter-Based OTAs
    Della Sala, Riccardo
    Centurelli, Francesco
    Scotti, Giuseppe
    IEEE ACCESS, 2022, 10 : 98179 - 98190
  • [4] Ultra-Low Power Read-Decoupled SRAMs with Ultra-Low Write-Bitline Voltage Swing
    Chen, Junchao
    Chong, Kwen-Siong
    Gwee, Bah-Hwee
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2014, 33 (10) : 3317 - 3329
  • [5] Design Challenges for VCO based ADCs for Ultra-Low Power Operation
    Narasimman, Neelakantan
    Kim, Tony Tae-Hyoung
    2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, : 249 - 252
  • [6] Ultra-Low Power Read-Decoupled SRAMs with Ultra-Low Write-Bitline Voltage Swing
    Junchao Chen
    Kwen-Siong Chong
    Bah-Hwee Gwee
    Circuits, Systems, and Signal Processing, 2014, 33 : 3317 - 3329
  • [7] An Ultra-Low Power CMOS Subthreshold Voltage Reference
    Luo, Yunling
    Zhang, Jun
    Wang, Qiaobo
    Zeng, Yanhang
    Hu, Jianguo
    Tan, Hong-Zhou
    2012 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID STATE CIRCUIT (EDSSC), 2012,
  • [8] A Novel Ultra-Low Voltage Fully Synthesizable Comparator exploiting NAND Gates
    Della Sala, Riccardo
    Bocciarelli, Cristian
    Centurelli, Francesco
    Spinogatti, Valerio
    Trifiletti, Alessandro
    2023 18TH CONFERENCE ON PH.D RESEARCH IN MICROELECTRONICS AND ELECTRONICS, PRIME, 2023, : 21 - 24
  • [9] A NOVEL ULTRA-LOW POWER TWO-TERMINAL ZENER VOLTAGE REFERENCE
    Kok, Chiang Liang
    Siek, Liter
    Lim, Wei Meng
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2012, 21 (06)
  • [10] Robust Clock Network Design Methodology for Ultra-Low Voltage Operations
    Seok, Mingoo
    Blaauw, David
    Sylvester, Dennis
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2011, 1 (02) : 120 - 130