Simulation based analysis of HK-Ge-Step-FinFET and its usage as inverter & SRAM

被引:0
作者
Gopal, Girdhar [1 ]
Goswami, Varnit [2 ]
Johar, Arun Kishor [3 ]
Varma, Tarun [2 ]
机构
[1] Natl Inst Technol Patna, Dept Elect & Commun Engn, Patna 800005, Bihar, India
[2] Malaviya Natl Inst Technol, Dept Elect & Commun Engn, Jaipur 302017, Rajasthan, India
[3] Indian Inst Informat Technol, Dept Elect & Commun Engn, Kota 325003, Rajasthan, India
关键词
FinFET; step-FinFET; inverter; SRAM; simulation; WORK FUNCTION; PARAMETERS; FUTURE; POWER; MODEL; SI;
D O I
10.1088/1402-4896/ad5ecb
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
This paper deals with comparative simulation of High-k dielectrics -Germanium Step FinFET (HK-Ge-Step-FinFET) device with reference Step FinFET. For the first time we have investigated the impact of various dimensional parameters like oxide thickness tox, gate length Lg, drain bias voltage Vds on the performance of Proposed and Reference FinFET devices. These FinFET structures have been designed and simulated in Sentaurus TCAD and Cadence Virtuoso. The electrical parameters such as current ratio ION/IOFF, Sub-threshold Swing SS , Drain Induced Barrier Lowering (DIBL), threshold voltage Vth, gate capacitance, intrinsic delay and transconductance are extracted at 10 nm gate length. It is noticed that there is a significant improvement of 28 times and 23 times in ION for proposed device over reference FINFET at Vds = 1 V and Vds = 0.5 V respectively, improvement in ION/IOFF ratio from 8.05 x 108 to 6.65 x 1010, SS of 63.21 mV/decade to 61.5 mV/decade and excellent threshold voltage of 0.18 V in proposed FinFET. The characteristics of the proposed SRAM cell including, static noise margin (SNM), read/write delay, and subthreshold leakage power, are compared with the conventional 6 T SRAM cells. It is reported that the FinFET SRAM cell has RSNM, HSNM, and WNM of 285 mV, 360 mV, and 302 mV, respectively, at Vds = 1 V. Furthermore, the suggested device-based SRAM cell outperforms traditional SRAM cells at 1.0 V in terms of read noise margin, hold noise margin, and write noise margin, as well as leakage power. Thus, it may prove to be a viable option for lowering leakage components, making it effective for low-power and high-performance inverter and SRAM cell design in the nanoscale regime.
引用
收藏
页数:13
相关论文
共 46 条
  • [1] [Anonymous], 2007, The International Technology Roadmap for Semiconductors
  • [2] [Anonymous], 2011, INT TECHNOLOGY ROADM
  • [3] CMOS Scaling Trends and Beyond
    Bohr, Mark T.
    Young, Ian A.
    [J]. IEEE MICRO, 2017, 37 (06) : 20 - 29
  • [4] The future transistors
    Cao, Wei
    Bu, Huiming
    Vinet, Maud
    Cao, Min
    Takagi, Shinichi
    Hwang, Sungwoo
    Ghani, Tahir
    Banerjee, Kaustav
    [J]. NATURE, 2023, 620 (7974) : 501 - 515
  • [5] Quality factor and digital inverter performance in gate underlap and overlap DMG FinFETs
    Chaudhary, Rashi
    Saha, Rajesh
    [J]. MATERIALS SCIENCE AND ENGINEERING B-ADVANCED FUNCTIONAL SOLID-STATE MATERIALS, 2024, 299
  • [6] Impact of self-heating on RF/analog and linearity parameters of DMG FinFETs in underlap and overlap configurations
    Chaudhary, Rashi
    Saha, Rajesh
    [J]. MICROELECTRONICS JOURNAL, 2023, 135
  • [7] Multi-gate SOI MOSFETs
    Colinge, J. P.
    [J]. MICROELECTRONIC ENGINEERING, 2007, 84 (9-10) : 2071 - 2076
  • [8] Understanding the Basic Advantages of Bulk FinFETs for Sub- and Near-Threshold Logic Circuits From Device Measurements
    Crupi, F.
    Alioto, M.
    Franco, J.
    Magnone, P.
    Togo, M.
    Horiguchi, N.
    Groeseneken, G.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (07) : 439 - 442
  • [9] Impact of stress effect on triple material gate step-FinFET with DC and AC analysis
    Das, Rinku Rani
    Chowdhury, Atanu
    Chakraborty, Apurba
    Maity, Santanu
    [J]. MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2020, 26 (06): : 1813 - 1821
  • [10] A 3-D analytical physically based model for the subthreshold swing in undoped trigate FinFETs
    El Hamid, Hamdy Abd
    Guitart, Jaume Roig
    Kilchytska, Valeria
    Flandre, Denis
    Iniguez, Benjamin
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (09) : 2487 - 2496