Analysis of Clock Tree Buffer Degradation Caused by Radiation

被引:1
作者
Watanabe, Minoru [1 ]
机构
[1] Okayama Univ, Fac Environm Life Nat Sci & Technol, Okayama, Japan
来源
APPLIED RECONFIGURABLE COMPUTING. ARCHITECTURES, TOOLS, AND APPLICATIONS, ARC 2024 | 2024年 / 14553卷
关键词
D O I
10.1007/978-3-031-55673-9_9
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Current commercial field programmable gate arrays (FPGAs) take serial configuration architecture to realize their programmability. However, the serial configuration circuit is very weak for radiation in terms of both total-ionizing-dose and soft-error tolerances. If radiation permanently breaks even only a few transistors inside an FPGA, the serial configuration circuit is easily down at an extremely high probability. Always, the total-ionizing-dose tolerance of radiationhardened FPGAs is limited to up to 2 Mrad. In order to increase the total-ionizing-dose, a radiation-hardened FPGA with a triple-modular-redundant configuration circuit that can achieve 730 Mrad total-ionizing-dose tolerance has been developed. The radiation-hardened FPGA can allow a number of transistors to be broken by radiation and can have a large clock skew margin. This paper presents the analysis result of the clock tree buffer degradation caused by radiation based on the experimental result of the degradation of look-up tables and clarify the suitable clock skew margin of the radiation-hardened FPGA.
引用
收藏
页码:120 / 133
页数:14
相关论文
共 50 条
  • [41] Buffer insertion for clock delay and skew minimization
    Zeng, X.
    Zhou, D.
    Li, Wei
    Proceedings of the International Symposium on Physical Design, 1999, : 36 - 41
  • [42] Statistical analysis of clock skew variation in H-tree structure
    Hashimoto, M
    Yamamoto, T
    Onodera, H
    6TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2005, : 402 - 407
  • [43] On achieving low-power SoC clock tree synthesis by transition time planning via buffer library study
    Chen, Huang-Liang
    Chen, Hung-Ming
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2006, : 203 - +
  • [44] Legitimate skew clock routing with buffer insertion
    Wei, XJ
    Cai, YC
    Zhao, M
    Hong, XL
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2006, 42 (02): : 107 - 116
  • [45] Legitimate Skew Clock Routing with Buffer Insertion
    Xinjie Wei
    Yici Cai
    Meng Zhao
    Xianlong Hong
    Journal of VLSI signal processing systems for signal, image and video technology, 2006, 42 : 107 - 116
  • [46] The Mesochronous Dual-Clock FIFO Buffer
    Konstantinou, Dimitrios
    Psarras, Anastasios
    Nicopoulos, Chrysostomos
    Dimitrakopoulos, Giorgos
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (01) : 302 - 306
  • [47] Clock Buffer Polarity Assignment with Skew Tuning
    Lu, Jianchao
    Taskin, Baris
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2011, 16 (04)
  • [48] Low Power Clock Gates Optimization For Clock Tree Distribution
    Teng, Siong Kiong
    Soin, Norhayati
    PROCEEDINGS OF THE ELEVENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2010), 2010, : 488 - 492
  • [49] Zero skew clock routing for fast clock tree generation
    Reaz, M. B. I.
    Amin, Nowshad
    Ibrahimy, M. I.
    Mohd-Yasin, F.
    Mohammad, A.
    2008 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-4, 2008, : 23 - +
  • [50] Discrepancies in Solvent Extraction Slope Analysis Caused by Aqueous Buffer Complexation
    Unger, Aaron J.
    Jensen, Mark P.
    SOLVENT EXTRACTION AND ION EXCHANGE, 2020, 38 (04) : 388 - 400