Analysis of Clock Tree Buffer Degradation Caused by Radiation

被引:1
作者
Watanabe, Minoru [1 ]
机构
[1] Okayama Univ, Fac Environm Life Nat Sci & Technol, Okayama, Japan
来源
APPLIED RECONFIGURABLE COMPUTING. ARCHITECTURES, TOOLS, AND APPLICATIONS, ARC 2024 | 2024年 / 14553卷
关键词
D O I
10.1007/978-3-031-55673-9_9
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Current commercial field programmable gate arrays (FPGAs) take serial configuration architecture to realize their programmability. However, the serial configuration circuit is very weak for radiation in terms of both total-ionizing-dose and soft-error tolerances. If radiation permanently breaks even only a few transistors inside an FPGA, the serial configuration circuit is easily down at an extremely high probability. Always, the total-ionizing-dose tolerance of radiationhardened FPGAs is limited to up to 2 Mrad. In order to increase the total-ionizing-dose, a radiation-hardened FPGA with a triple-modular-redundant configuration circuit that can achieve 730 Mrad total-ionizing-dose tolerance has been developed. The radiation-hardened FPGA can allow a number of transistors to be broken by radiation and can have a large clock skew margin. This paper presents the analysis result of the clock tree buffer degradation caused by radiation based on the experimental result of the degradation of look-up tables and clarify the suitable clock skew margin of the radiation-hardened FPGA.
引用
收藏
页码:120 / 133
页数:14
相关论文
共 50 条
  • [31] Fast clock scheduling and an application to clock tree synthesis
    Ewetz, Rickard
    Koh, Cheng-Kok
    INTEGRATION-THE VLSI JOURNAL, 2017, 56 : 115 - 127
  • [32] Clock Tree Construction using Gated Clock Cloning
    Chen, Wun-Han
    Chang, Hsin-Hung
    Hung, Jui-Hung
    Hsieh, Tsai-Ming
    2012 4TH ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ASQED), 2012, : 54 - 58
  • [33] Simultaneous clock scheduling and buffered clock tree synthesis
    Kourtev, IS
    Friedman, EG
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1812 - 1815
  • [34] Timing Characterization of Clock Buffers for Clock Tree Synthesis
    Sitik, Can
    Lerner, Scott
    Taskin, Baris
    2014 32ND IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2014, : 223 - 229
  • [35] PARALLEL CLOCK TREE SYNTHESIS
    Rakai, Logan
    Behjat, Laleh
    2012 25TH IEEE CANADIAN CONFERENCE ON ELECTRICAL & COMPUTER ENGINEERING (CCECE), 2012,
  • [36] Floorplanning with clock tree estimation
    Lee, CH
    Su, CH
    Huang, SB
    Lin, CY
    Hsieh, TM
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 6244 - 6247
  • [37] Statistical analysis of clock skew variation in H-tree structure
    Hashimoto, M
    Yamamoto, T
    Onodera, H
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2005, E88A (12) : 3375 - 3381
  • [38] Waveform Base Clock Tree Delay Analysis Using Parallel Processing
    Suzuki, Goro
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [39] Mixed Allocation of Adjustable Delay Buffers Combined with Buffer Sizing in Clock Tree Synthesis of Multiple Power Mode Designs
    Park, Kitae
    Kim, Geunho
    Kim, Taewhan
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [40] Shallow Clock Tree Pre-Estimation for Designing Clock Tree Synthesizable Verilog RTLs
    Kwon, Nayoung
    Park, Daejin
    ELECTRONICS, 2023, 12 (20)