Analysis of Clock Tree Buffer Degradation Caused by Radiation

被引:1
|
作者
Watanabe, Minoru [1 ]
机构
[1] Okayama Univ, Fac Environm Life Nat Sci & Technol, Okayama, Japan
来源
APPLIED RECONFIGURABLE COMPUTING. ARCHITECTURES, TOOLS, AND APPLICATIONS, ARC 2024 | 2024年 / 14553卷
关键词
D O I
10.1007/978-3-031-55673-9_9
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Current commercial field programmable gate arrays (FPGAs) take serial configuration architecture to realize their programmability. However, the serial configuration circuit is very weak for radiation in terms of both total-ionizing-dose and soft-error tolerances. If radiation permanently breaks even only a few transistors inside an FPGA, the serial configuration circuit is easily down at an extremely high probability. Always, the total-ionizing-dose tolerance of radiationhardened FPGAs is limited to up to 2 Mrad. In order to increase the total-ionizing-dose, a radiation-hardened FPGA with a triple-modular-redundant configuration circuit that can achieve 730 Mrad total-ionizing-dose tolerance has been developed. The radiation-hardened FPGA can allow a number of transistors to be broken by radiation and can have a large clock skew margin. This paper presents the analysis result of the clock tree buffer degradation caused by radiation based on the experimental result of the degradation of look-up tables and clarify the suitable clock skew margin of the radiation-hardened FPGA.
引用
收藏
页码:120 / 133
页数:14
相关论文
共 50 条
  • [1] Temperature Insensitive Clock Buffer and Its Application on Clock Tree
    Tie, Meng
    Li, Xia
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2011 (CSTIC 2011), 2011, 34 (01): : 183 - 188
  • [2] Clock Tree Construction and Buffer Planning in Placement
    Liu, Renwei
    Cai, Yici
    Shen, Weixiang
    2009 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLUMES I & II: COMMUNICATIONS, NETWORKS AND SIGNAL PROCESSING, VOL I/ELECTRONIC DEVICES, CIRUITS AND SYSTEMS, VOL II, 2009, : 1037 - 1041
  • [3] Lightweight Buffer Insertion for Clock Tree Synthesis Visualization
    Kwon, Nayoung
    Park, Daejin
    2022 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2022,
  • [4] Clock Tree Synthesis under Aggressive Buffer Insertion
    Chen, Ying-Yu
    Dong, Chen
    Chen, Deming
    PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, : 86 - 89
  • [5] Analysis of clock buffer phase noise
    Xu, C
    Barber, F
    Laker, K
    Van der Spiegel, J
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 657 - 660
  • [6] An algorithm for zero-skew clock tree routing with buffer insertion
    Chen, YP
    Wong, DF
    EUROPEAN DESIGN & TEST CONFERENCE 1996 - ED&TC 96, PROCEEDINGS, 1996, : 230 - 236
  • [7] A Clock Tree Based Gated Driver in Low Power Delay Buffer
    Savio, M. Maria Dominic
    Mary, M. Arokia
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 4767 - 4772
  • [8] Slew-aware Fast Clock Tree Synthesis with Buffer Sizing
    Choi, Mujun
    Oh, Deokkeun
    Kim, Juho
    2018 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2018, : 271 - 274
  • [9] X-architecture Clock Tree Construction Associated with Buffer Insertion and Sizing
    Tsai, Chia-Chun
    Kuo, Chung-Chieh
    Lee, Trong-Yen
    Wu, Jan-Ou
    2009 1ST ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2009, : 298 - +
  • [10] Rectilinear Steiner Clock Tree Routing Technique with Buffer Insertion in Presence of Obstacles
    Saha, Partha Pratim
    Saha, Sumonto
    Samanta, Tuhina
    2015 28TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID), 2015, : 447 - 451