Efficient Hardware Design of DNN for RF Signal Modulation Recognition Employing Ternary Weights

被引:1
|
作者
Woo, Jongseok [1 ]
Jung, Kuchul [1 ]
Mukhopadhyay, Saibal [1 ]
机构
[1] Georgia Inst Technol, Atlanta, GA 30332 USA
来源
IEEE ACCESS | 2024年 / 12卷
关键词
Hardware; Quantization (signal); Modulation; Artificial neural networks; Training; RF signals; Convolutional neural networks; Radio frequency; modulation recognition; machine learning; deep neural network (DNN); MobileNet; quantization; accelerator; ternary weight; COGNITIVE RADIO; CLASSIFICATION; NETWORK; MEMORY;
D O I
10.1109/ACCESS.2024.3409180
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an efficient deep neural network (DNN) accelerator designed for radio frequency (RF) signal modulation recognition. A novel DNN design optimized for mobile applications is demonstrated by combining MobileNetV3-based DNN with a ternary weight quantization. We also propose a new training method called decaying weight training to overcome the performance degradation due to quantization. The effect of the ternary weight quantization is demonstrated with a co-analysis of the classification accuracy and the physical design. The physical design analysis is based on the Application Specific Integrated Circuit (ASIC), and the results show that the ternary weight quantization with the proposed training method minimizes the impact of the quantization while increasing the allowable clock frequency and reducing hardware cost significantly. We also implement the hardware design dedicated to the ternary weight networks to reduce the required number of the multiply and accumulate (MAC) engines. The hardware design is verified on FPGA and the ternary weight-based DNN shows the feasibility of reducing the hardware cost significantly.
引用
收藏
页码:80165 / 80175
页数:11
相关论文
共 36 条
  • [1] Efficient Hardware Design of DNN for RF Signal Modulation Recognition
    Woo, Jongseok
    Jung, Kuchul
    Mukhopadhyay, Saibal
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [2] RF VECTOR SIGNAL ANALYZER HARDWARE DESIGN
    CUTLER, RT
    GINDER, WJ
    HILLSTROM, TL
    JOHNSON, KL
    MASON, RL
    PIETSCH, J
    HEWLETT-PACKARD JOURNAL, 1993, 44 (06): : 47 - 59
  • [3] Robust and Efficient Modulation Recognition with Pyramid Signal Transformer
    Su, He
    Fan, Xinyi
    Liu, Huajun
    2022 IEEE GLOBAL COMMUNICATIONS CONFERENCE (GLOBECOM 2022), 2022, : 1868 - 1874
  • [4] An Efficient Hardware Architecture Design of EEMD Processor for Electrocardiography Signal
    Chen, I-Wei
    Chuang, Shang-Yi
    Wu, Wen-Jun
    Fang, Wai-Chi
    2018 IEEE BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE (BIOCAS): ADVANCED SYSTEMS FOR ENHANCING HUMAN HEALTH, 2018, : 463 - 466
  • [5] Late Breaking Results: Hardware-Efficient Stochastic Rounding Unit Design for DNN Training
    Chang, Sung-En
    Yuan, Geng
    Lu, Alec
    Sun, Mengshu
    Li, Yanyu
    Ma, Xiaolong
    Li, Zhengang
    Xie, Yanyue
    Qin, Minghai
    Lin, Xue
    Fang, Zhenman
    Wang, Yanzhi
    PROCEEDINGS OF THE 59TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, DAC 2022, 2022, : 1396 - 1397
  • [6] Noise-Adaptive Auto-Encoder for Modulation Recognition of RF Signal
    Woo, Jongseok
    Jung, Kuchul
    Mukhopadhyay, Saibal
    2024 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM, IMS 2024, 2024, : 820 - 823
  • [7] Efficient Residual Shrinkage CNN Denoiser Design for Intelligent Signal Processing: Modulation Recognition, Detection, and Decoding
    Zhang, Lin
    Yang, Xiaoling
    Liu, Heng
    Zhang, Haotian
    Cheng, Julian
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 2022, 40 (01) : 97 - 111
  • [8] Efficient signal detector design for OTFS with index modulation
    Wu, Yezeng
    Xiao, Lixia
    Xie, Yiming
    Liu, Guanghua
    Jiang, Tao
    DIGITAL COMMUNICATIONS AND NETWORKS, 2024, 10 (04) : 948 - 955
  • [9] Efficient signal detector design for OTFS with index modulation
    Yezeng Wu
    Lixia Xiao
    Yiming Xie
    Guanghua Liu
    Tao Jiang
    Digital Communications and Networks, 2024, 10 (04) : 948 - 955
  • [10] Design Of Hardware Efficient High Speed Multiplier Using Modified Ternary Logic
    Vijeyakumar, K. N.
    Sumathy, V.
    Devi, M. Gayathri
    Tamilselvan, S.
    Nair, Remya R.
    INTERNATIONAL CONFERENCE ON MODELLING OPTIMIZATION AND COMPUTING, 2012, 38 : 2186 - 2195