A 150 MS/s, 10 bit SAR ADC Featuring a Modified Quasi-Monotonic Switching Scheme

被引:1
作者
Spinogatti, Valerio [1 ]
Bocciarelli, Cristian [1 ]
Eusebio, Lorenzo [1 ]
Centurelli, Francesco [1 ]
Scotti, Giuseppe [1 ]
Trifiletti, Alessandro [1 ]
机构
[1] Sapienza Univ Rome, Via Eudossiana 18, I-00184 Rome, Italy
来源
2024 19TH CONFERENCE ON PH.D RESEARCH IN MICROELECTRONICS AND ELECTRONICS, PRIME 2024 | 2024年
关键词
High-speed ADC; SAR ADC; capacitive DAC; comparators; COMPARATORS;
D O I
10.1109/PRIME61930.2024.10559683
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work proposes a novel switching algorithm for capacitive digital-to-analog converters (CDAC) in successive approximation register (SAR) analog-to-digital converters (ADC). The proposed CDAC requires the same number of capacitors and switches as the monotonic switching CDAC while achieving a much smaller output common mode swing. This is obtained by properly alternating upwards and downwards transitions in the CDAC and by temporarily shifting the output common mode voltage. In addition, the common mode voltage to which the CDAC outputs converge can be decoupled from the input common mode of the ADC. As a result, the performance of the converter improves significantly because the behavior of the CDAC can be tailored according to the optimum input common mode of the comparator. The only cost is a slight increase of the average power consumption. The proposed technique has been validated by applying it to a 10 bit, 150 MS/s SAR ADC implemented in a 55 nm technology by STMicroelectronics. Despite the absence of calibration and redundant encoding, the ADC exhibits a signal-to-noise-and-distortion ratio (SNDR) of 56.3 dB while consuming 5.7 mW from a 1 V supply.
引用
收藏
页数:5
相关论文
共 7 条
[1]   A Tutorial on Systematic Design of CMOS A/D Converters: Illustrated by a 10 b, 500 MS/s SAR ADC with 2 GHz RBW [J].
Iizuka, Tetsuya ;
Xu, Hao ;
Abidi, Asad A. .
ESSCIRC 2021 - IEEE 47TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2021, :381-386
[2]   A 3.1 mW 8b 1.2 GS/s Single-Channel Asynchronous SAR ADC With Alternate Comparators for Enhanced Speed in 32 nm Digital SOI CMOS [J].
Kull, Lukas ;
Toifl, Thomas ;
Schmatz, Martin ;
Francese, Pier Andrea ;
Menolfi, Christian ;
Braendli, Matthias ;
Kossel, Marcel ;
Morf, Thomas ;
Andersen, Toke Meyer ;
Leblebici, Yusuf .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (12) :3049-3058
[3]   A 10-bit 50-MS/s SAR ADC With a Monotonic Capacitor Switching Procedure [J].
Liu, Chun-Cheng ;
Chang, Soon-Jyh ;
Huang, Guan-Ying ;
Lin, Ying-Zu .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) :731-740
[4]  
Pelgrom M. J., 2022, Analog-to-Digital Conversion
[5]  
Razavi B, 2015, IEEE Solid-State Circuits Magazine, V7, P12, DOI [10.1109/mssc.2015.2449714, 10.1109/mssc.2015.2418155, DOI 10.1109/MSSC.2015.2418155, 10.1109/MSSC.2015.2418155]
[6]   A 10.2-ENOB, 150-MS/s Redundant SAR ADC With a Quasi-Monotonic Switching Algorithm for Time-Interleaved Converters [J].
Scaletti, Lorenzo ;
Be, Gabriele ;
Parisi, Angelo ;
Bertulessi, Luca ;
Ricci, Luca ;
Mercandelli, Mario ;
Levantino, Salvatore ;
Samori, Carlo ;
Bonfanti, Andrea .
2022 20TH IEEE INTERREGIONAL NEWCAS CONFERENCE (NEWCAS), 2022, :20-24
[7]   Analysis and Design of Regenerative Comparators for Low Offset and Noise [J].
Xu, Hao ;
Abidi, Asad A. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (08) :2817-2830