共 35 条
[2]
Chen ZP, 1998, 1998 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - PROCEEDINGS, P239
[3]
Low power domino logic circuits in deep-submicron technology using CMOS
[J].
ENGINEERING SCIENCE AND TECHNOLOGY-AN INTERNATIONAL JOURNAL-JESTECH,
2018, 21 (04)
:625-638
[6]
Harris S.L., 2015, Digital design and computer architecture
[7]
Design, implementation and performance comparison of multiplier topologies in power-delay space
[J].
ENGINEERING SCIENCE AND TECHNOLOGY-AN INTERNATIONAL JOURNAL-JESTECH,
2016, 19 (01)
:355-363
[9]
Kang S. M., 2003, CMOS DIGITAL INTEGRA, P116
[10]
Katrue Srikanth, 2008, 2008 15th IEEE International Conference on Electronics, Circuits and Systems (ICECS 2008), P574, DOI 10.1109/ICECS.2008.4674918