INDIDO: A novel low-power approach for domino logic circuits

被引:0
作者
Mushtaq, Umayia [1 ]
Akram, Md Waseem [1 ]
Prasad, Dinesh [1 ]
Islam, Aminul [2 ]
机构
[1] Jamia Millia Islamia, Dept Elect & Commun Engn, New Delhi 110025, India
[2] Birla Inst Technol, Dept Elect & Commun Engn, Ranchi 835215, India
关键词
domino; FinFET; PVT; noise tolerance; varaibility; HIGH-PERFORMANCE; LOW LEAKAGE; HIGH-SPEED; DESIGN; FINFET;
D O I
10.1088/1402-4896/ad5061
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
Power dissipation in Nanoelectronic circuits at advanced technology nodes is dominated by leakage power dissipation. This is due to an increase in short channel effects in the scaled transistors.The VLSI industry is seeking alternative options to enhance the performance of portable electronic systems by ensuring higher speed and reduced power dissipation. In the ultra-deep submicron (DSM) regime, a new device called the fin-shaped field effect transistor (FinFET) was developed to replace CMOS technology. FinFET, a multi-gate device, significantly reduces power dissipation compared to planer MOS (Metal Oxide Semiconductor ) transistor, but it doesn't entirely resolve the issue. To further reduce power dissipation in the ultra DSM regime, low power approaches are required. Domino logic, a widely-used dynamic logic, is commonly utilized in high-speed VLSI architectures. In this research work, a novel INput Dependent Inverter DOmino (INDIDO) logic approach for low-power domino logic circuits using FinFET devices is proposed. A comparative analysis between the proposed INDIDO method and the existing approaches is performed for domino logic circuits for various performance metrics at the 16 nm technology node. In this research, various circuits like domino buffer, domino OR, domino AND, domino XOR and domino half adder are designed using the proposed INDIDO approach.The proposed INDIDO FinFET buffer circuit offers significant improvement in energy efficiency and FOM (Figure of Merit) by 53.18% and 82% respectively as compared to conventional FinFET footed domino buffer circuit. Beside this, proposed circuits like INDIDO OR, INDIDO AND, INDIDO XOR and INDIDO Half adder circuit follow the same trend as INDIDO buffer circuit and show better performance parametres in comparison to the existing low power domino approaches as well. In addition to this, the proposed INDIDO buffer circuits are also analyzed for PVT(process voltage and temperature) variability.This whole analysis makes us to conclude that proposed INDIDO approach reduces power dissipation and delay penalty, have high noise tolerance capacity, more immunity against PVT variations and high energy efficiency in comparison to the already existing techniques.
引用
收藏
页数:18
相关论文
共 35 条
[1]   Robustness Analysis of 3-2 Adder Compressor Designed in 7-nm FinFET Technology [J].
Andrade, Gerson ;
Silva, Matheus ;
Schneider, Cinthia ;
Paim, Guilherme ;
Bampi, Sergio ;
Costa, Eduardo ;
Zimpeck, Alexandra .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (03) :1264-1268
[2]  
Chen ZP, 1998, 1998 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - PROCEEDINGS, P239
[3]   Low power domino logic circuits in deep-submicron technology using CMOS [J].
Garg, Sandeep ;
Gupta, Tarun Kumar .
ENGINEERING SCIENCE AND TECHNOLOGY-AN INTERNATIONAL JOURNAL-JESTECH, 2018, 21 (04) :625-638
[4]   Lector with Footed-Diode Inverter: A Technique for Leakage Reduction in Domino Circuits [J].
Gupta, Tarun K. ;
Khare, Kavita .
CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2013, 32 (06) :2707-2722
[5]   LECTOR: A technique for leakage reduction in CMOS circuits [J].
Hanchate, N ;
Ranganathan, N .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (02) :196-205
[6]  
Harris S.L., 2015, Digital design and computer architecture
[7]   Design, implementation and performance comparison of multiplier topologies in power-delay space [J].
Jhamb, Mansi ;
Garima ;
Lohani, Himanshu .
ENGINEERING SCIENCE AND TECHNOLOGY-AN INTERNATIONAL JOURNAL-JESTECH, 2016, 19 (01) :355-363
[8]   An efficient low power method for FinFET domino OR logic circuit [J].
Kajal ;
Sharma, Vijay Kumar .
MICROPROCESSORS AND MICROSYSTEMS, 2022, 95
[9]  
Kang S. M., 2003, CMOS DIGITAL INTEGRA, P116
[10]  
Katrue Srikanth, 2008, 2008 15th IEEE International Conference on Electronics, Circuits and Systems (ICECS 2008), P574, DOI 10.1109/ICECS.2008.4674918