Design and Implementation of Digital Down Converter for WiFi Network

被引:2
|
作者
Datta, Debarshi [1 ]
Dutta, Himadri Sekhar [2 ]
机构
[1] Maulana Abul Kalam Azad Univ Technol, Elect & Commun Engn Dept, Kolkata 700064, India
[2] Kalyani Govt Engn Coll, Elect & Commun Engn Dept, Kalyani 741235, India
关键词
Cascaded integrator comb (CIC); digital down converter (DDC); field-programmable gate array (FPGA); finite impulse response (FIR); spurious-free dynamic range (SFDR);
D O I
10.1109/LES.2023.3286951
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This letter introduces a field-programmable gate array (FPGA)-based digital down converter (DDC) processing a sampling frequency of about 3.64 GHz to a down-converted frequency of 28.4375 MHz to match the IEEE 802.11ah WiFi HaLow standard. The proposed DDC uses a polyphase mixer (PM) and a resampling filter. The PM adopts parallel coordinate rotation digital computer (CORDIC) processors and lowpass filter arrays to reduce high-speed data rates with minimum resource utilization. Again, the resampling filter employs a cascaded integrator comb (CIC) filter associated with a parallel prefixed adder (PPA) and a multichannel systolic finite impulse response (FIR) filter implemented with canonical expression, attaining optimum hardware cost. Converting floating-point to fixed-point data types provides significant resource savings. Finally, the improved design is coded in the Xilinx Vivado synthesis tool and successfully tested on the FPGA Kintex-7 device. In contrast to other recent architectures, the proposed design substantially reduces area requirements and power utilization. The MATLAB tool verifies the design to achieve an acceptable spurious-free dynamic range (SFDR) of 115 dB.
引用
收藏
页码:122 / 125
页数:4
相关论文
共 50 条
  • [31] Design and implementation of sigma-delta digital to analog converter
    Sonika
    Neema, D. D.
    Patel, R. N.
    SADHANA-ACADEMY PROCEEDINGS IN ENGINEERING SCIENCES, 2018, 43 (06):
  • [32] Design and Implementation of the Digital Controller for Boost Converter based on FPGA
    Li, Bo
    Guo, Shuibao
    Lin-Shi, Xuefang
    Allard, Bruno
    2011 IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (ISIE), 2011,
  • [33] DESIGN AND IMPLEMENTATION OF DIGITAL CONTROLLER IN DELTA DOMAIN FOR BUCK CONVERTER
    Biswas, Arka
    Mondal, Arindam
    Sarkar, Prasanta
    FACTA UNIVERSITATIS-SERIES ELECTRONICS AND ENERGETICS, 2023, 36 (01) : 103 - 119
  • [34] Design and implementation of a new light to digital converter for the PPG sensor
    Eka Fitrah Pribadi
    Rajeev Kumar Pandey
    Paul C.-P. Chao
    Microsystem Technologies, 2021, 27 : 2461 - 2472
  • [35] Design and Implementation of a Digital Power Converter for Wind Energy Conversion
    Hua, Chih-Chiang
    He, Cheng-Zong
    2011 6TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS (ICIEA), 2011, : 1398 - 1402
  • [36] Design and Implementation of a Reconfigurable Digital Down Converter for 4G Systems Using MATLAB and FPGA- A Review
    Amulya, K.
    Sadashivappa, G.
    2018 CONFERENCE ON EMERGING DEVICES AND SMART SYSTEMS (ICEDSS), 2018, : 265 - 268
  • [37] Design Of Digital Down Converter Using Computation Sharing Multiplier Architecture
    Avinash, M.
    Sakkara, Sumanth
    2015 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2015, : 567 - 570
  • [38] Research and Design of Digital down Converter Based on Software Defined Radio
    Wang, Wenbin
    Liu, Daoyuan
    Yao, Yuqin
    APPLIED SCIENCE, MATERIALS SCIENCE AND INFORMATION TECHNOLOGIES IN INDUSTRY, 2014, 513-517 : 1803 - 1806
  • [39] A Design of Digital Down-Converter for GPS Based on CORDIC Algorithm
    Chen, Chong
    Li, Bing
    Pan, Shuguo
    CSNC 2011: 2ND CHINA SATELLITE NAVIGATION CONFERENCE, VOLS 1-3, 2011, : 880 - 883
  • [40] Bit Serial CORDIC DDFS Design For Serial Digital Down Converter
    Perwaiz, Aqib
    Khan, Shoab A.
    2007 AUSTRALASIANTELECOMMUNICATION NETWORKS AND APPLICATIONS CONFERENCE, 2007, : 294 - 298