Design and Implementation of Digital Down Converter for WiFi Network

被引:2
作者
Datta, Debarshi [1 ]
Dutta, Himadri Sekhar [2 ]
机构
[1] Maulana Abul Kalam Azad Univ Technol, Elect & Commun Engn Dept, Kolkata 700064, India
[2] Kalyani Govt Engn Coll, Elect & Commun Engn Dept, Kalyani 741235, India
关键词
Cascaded integrator comb (CIC); digital down converter (DDC); field-programmable gate array (FPGA); finite impulse response (FIR); spurious-free dynamic range (SFDR);
D O I
10.1109/LES.2023.3286951
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This letter introduces a field-programmable gate array (FPGA)-based digital down converter (DDC) processing a sampling frequency of about 3.64 GHz to a down-converted frequency of 28.4375 MHz to match the IEEE 802.11ah WiFi HaLow standard. The proposed DDC uses a polyphase mixer (PM) and a resampling filter. The PM adopts parallel coordinate rotation digital computer (CORDIC) processors and lowpass filter arrays to reduce high-speed data rates with minimum resource utilization. Again, the resampling filter employs a cascaded integrator comb (CIC) filter associated with a parallel prefixed adder (PPA) and a multichannel systolic finite impulse response (FIR) filter implemented with canonical expression, attaining optimum hardware cost. Converting floating-point to fixed-point data types provides significant resource savings. Finally, the improved design is coded in the Xilinx Vivado synthesis tool and successfully tested on the FPGA Kintex-7 device. In contrast to other recent architectures, the proposed design substantially reduces area requirements and power utilization. The MATLAB tool verifies the design to achieve an acceptable spurious-free dynamic range (SFDR) of 115 dB.
引用
收藏
页码:122 / 125
页数:4
相关论文
共 17 条
[1]   Heuristic Analysis of CIC Filter Design for Next-Generation Wireless Applications [J].
Abinaya, A. ;
Maheswari, M. ;
Alqahtani, Abdullah Saleh .
ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2021, 46 (02) :1257-1268
[2]  
[Anonymous], 2016, 80211AH IEEE
[3]  
[Anonymous], 2017, Application Note AN639
[4]   Decomposing Numerically Controlled Oscillator in Parallel Digital Down Conversion Architecture [J].
Guo, Lianping ;
Tan, Feng ;
Zhang, Peng ;
Zeng, Hao .
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (09)
[5]   AN ECONOMICAL CLASS OF DIGITAL-FILTERS FOR DECIMATION AND INTERPOLATION [J].
HOGENAUER, EB .
IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1981, 29 (02) :155-162
[6]   CORDIC Architectures: A Survey [J].
Lakshmi, B. ;
Dhar, A. S. .
VLSI DESIGN, 2010, 2010
[7]   Design and FPGA Implementation of a Reconfigurable Digital Down Converter for Wideband Applications [J].
Liu, Xue ;
Yan, Xin-Xin ;
Wang, Ze-Ke ;
Deng, Qing-Xu .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (12) :3548-3552
[8]   A Method of Increasing Digital Filter Performance Based on Truncated Multiply-Accumulate Units [J].
Lyakhov, Pavel ;
Valueva, Maria ;
Valuev, Georgii ;
Nagornov, Nikolai .
APPLIED SCIENCES-BASEL, 2020, 10 (24) :1-11
[9]  
Mauer V., 2015, Designing Filters for High Performance, P1
[10]   Design and implementation of a digital down/up conversion directly from/to RF channels in HDL [J].
Motta, Lucas Lui ;
Acuna Acurio, Byron Alejandro ;
Tinoco Aniceto, Nathalia Figueiredo ;
Meloni, Luis Geraldo P. .
INTEGRATION-THE VLSI JOURNAL, 2019, 68 :30-37