共 29 条
A Novel FPGA-Driven HD-SPWM Architecture With Zero-Sequence Voltage Insertion Strategy for Three-Level NPC Inverter
被引:0
作者:
Sarker, Rishiraj
[1
]
Bhattacharya, Avik
[1
]
Debnath, Sudipta
[2
]
Castillo-Atoche, Alejandro
[3
]
Datta, Asim
[4
]
机构:
[1] Indian Inst Technol IIT Roorkee, Dept Elect Engn, Roorkee 247667, India
[2] Jadavpur Univ, Dept Elect Engn, Kolkata 700032, India
[3] Autonomous Univ Yucatan, Mechatron Dept, Merida 97000, Mexico
[4] Tezpur Univ, Dept Elect Engn, Tezpur 784028, India
关键词:
Voltage;
Inverters;
Capacitors;
Voltage control;
Switches;
Logic gates;
Frequency modulation;
Field-programmable gate array (FPGA);
high-definition sinusoidal pulsewidth modulation (HD-SPWM);
neutral-point clamped (NPC) inverter;
voltage balancing;
zero-sequence voltage insertion;
NEUTRAL-POINT VOLTAGE;
DISCONTINUOUS PWM METHOD;
CLAMPED INVERTER;
MODULATION;
CONVERTER;
INJECTION;
RIPPLE;
D O I:
10.1109/TII.2024.3393566
中图分类号:
TP [自动化技术、计算机技术];
学科分类号:
0812 ;
摘要:
Driven by the demand for enhanced performance and efficiency of power electronic converters, this article presents a novel architecture for the high-definition sinusoidal pulseidth modulation technique. The proposed architecture combines the two dc-linked capacitor voltages and three reference voltage signals of a three-level neutral-point clamped (NPC) inverter to effectively address the imbalances in dc-linked capacitor voltages, even during the transient conditions. By adding an offset voltage to the three-phase reference voltage, the proposed strategy achieves robust voltage balancing. A mathematically formulated voltage balancing algorithm has been developed to calculate the injected zero-sequence voltage and compensating neutral-point voltage, enabling versatile operation across a wide range of power factor angle and modulation index. The proposed approach offers several advantages, including high-resolution and high-frequency performance, reduced switching losses, higher efficiency, and minimal field-programmable gate array resource utilization. Notably, it eliminates the need for closed-loop controllers and three-phase current information, resulting in a favorable balance between functionality and design complexity. The exceptional capabilities and potential of the proposed strategy are showcased through detailed design considerations, theoretical analysis, and experimental validation on a small-scale NPC inverter prototype. Furthermore, to highlight its efficacy, a comprehensive comparative analysis has been conducted, evaluating the proposed architecture against recently-reported similar techniques.
引用
收藏
页码:10814 / 10824
页数:11
相关论文