A Novel FPGA-Driven HD-SPWM Architecture With Zero-Sequence Voltage Insertion Strategy for Three-Level NPC Inverter

被引:0
作者
Sarker, Rishiraj [1 ]
Bhattacharya, Avik [1 ]
Debnath, Sudipta [2 ]
Castillo-Atoche, Alejandro [3 ]
Datta, Asim [4 ]
机构
[1] Indian Inst Technol IIT Roorkee, Dept Elect Engn, Roorkee 247667, India
[2] Jadavpur Univ, Dept Elect Engn, Kolkata 700032, India
[3] Autonomous Univ Yucatan, Mechatron Dept, Merida 97000, Mexico
[4] Tezpur Univ, Dept Elect Engn, Tezpur 784028, India
关键词
Voltage; Inverters; Capacitors; Voltage control; Switches; Logic gates; Frequency modulation; Field-programmable gate array (FPGA); high-definition sinusoidal pulsewidth modulation (HD-SPWM); neutral-point clamped (NPC) inverter; voltage balancing; zero-sequence voltage insertion; NEUTRAL-POINT VOLTAGE; DISCONTINUOUS PWM METHOD; CLAMPED INVERTER; MODULATION; CONVERTER; INJECTION; RIPPLE;
D O I
10.1109/TII.2024.3393566
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Driven by the demand for enhanced performance and efficiency of power electronic converters, this article presents a novel architecture for the high-definition sinusoidal pulseidth modulation technique. The proposed architecture combines the two dc-linked capacitor voltages and three reference voltage signals of a three-level neutral-point clamped (NPC) inverter to effectively address the imbalances in dc-linked capacitor voltages, even during the transient conditions. By adding an offset voltage to the three-phase reference voltage, the proposed strategy achieves robust voltage balancing. A mathematically formulated voltage balancing algorithm has been developed to calculate the injected zero-sequence voltage and compensating neutral-point voltage, enabling versatile operation across a wide range of power factor angle and modulation index. The proposed approach offers several advantages, including high-resolution and high-frequency performance, reduced switching losses, higher efficiency, and minimal field-programmable gate array resource utilization. Notably, it eliminates the need for closed-loop controllers and three-phase current information, resulting in a favorable balance between functionality and design complexity. The exceptional capabilities and potential of the proposed strategy are showcased through detailed design considerations, theoretical analysis, and experimental validation on a small-scale NPC inverter prototype. Furthermore, to highlight its efficacy, a comprehensive comparative analysis has been conducted, evaluating the proposed architecture against recently-reported similar techniques.
引用
收藏
页码:10814 / 10824
页数:11
相关论文
共 29 条
  • [1] Simple Capacitor Voltage Balancing for Three-Level NPC Inverter Using Discontinuous PWM Method With Hysteresis Neutral-Point Error Band
    Alsofyani, Ibrahim Mohd
    Lee, Kyo-Beum
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2021, 36 (11) : 12490 - 12503
  • [2] Dodecagonal Voltage Space Vector Based PWM Techniques for Switching Loss Reduction in a Dual Inverter Fed Induction Motor Drive
    Arumalla, Ravi Teja
    Figarado, Sheron
    Harischandrappa, Nagendrappa
    [J]. Figarado, Sheron (sheron@iitgoa.ac.in), 1600, Institute of Electrical and Electronics Engineers Inc. (01): : 182 - 191
  • [3] Dual-Layer Pulsewidth Modulation Technique for Average Neutral Point Current Control in Neutral-Point-Clamped Converters
    Beniwal, Neha
    Farivar, Glen Ghias
    Lam, Hin Sang
    Ceballos, Salvador
    Gorla, Naga Brahmendra Yadav
    Pou, Josep
    Hui, Shu Yuen Ron
    Blaabjerg, Frede
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2022, 37 (10) : 11762 - 11773
  • [4] A Control Strategy for Dual-Input Neutral-Point-Clamped Inverter-Based Grid-Connected Photovoltaic System
    Beniwal, Neha
    Tafti, Hossein Dehghani
    Farivar, Glen Ghias
    Ceballos, Salvador
    Pou, Josep
    Blaabjerg, Frede
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2021, 36 (09) : 9743 - 9757
  • [5] Bhattacharya S, 2020, IEEE J EM SEL TOP IN, V1, P143, DOI 10.1109/JESTIE.2020.3014821
  • [6] A Simple Zero-Sequence Voltage Injection Method for Carrier-Based Pulsewidth Modulation of the Three-Level NPC Inverter
    Chen, Fa
    Qiao, Wei
    Wang, Hongmei
    Qu, Liyan
    [J]. IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2021, 9 (04) : 4687 - 4699
  • [7] Discontinuous Hybrid-PWM-Based DC-Link Voltage Balancing Algorithm for a Three-Level Neutral-Point-Clamped (NPC) Traction Inverter Drive
    Choudhury, Abhijit
    Pillay, Pragasen
    Williamson, Sheldon S.
    [J]. IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2016, 52 (04) : 3071 - 3082
  • [8] Small-Signal Modeling of Phase-Shifted Digital PWM in Interleaved and Multilevel Converters
    Cvetanovic, Ruzica
    Petric, Ivan Z.
    Mattavelli, Paolo
    Buso, Simone
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2023, 38 (03) : 3057 - 3068
  • [9] Improved Modulation Scheme for Loss Balancing of Three-Level Active NPC Converters
    Deng, Yi
    Li, Jun
    Shin, Kee Ho
    Viitanen, Tero
    Saeedifard, Maryam
    Harley, Ronald G.
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2017, 32 (04) : 2521 - 2532
  • [10] Analysis and Reduction of Current and Voltage Ripple in DC Link for Three-Level NPC Inverter-Fed Dual Three-Phase Motor Drives
    Gu, Minrui
    Wang, Zheng
    Dordevic, Obrad
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2023, 38 (04) : 5128 - 5140