IEEE 1838 compliant scan encryption and integrity for 2.5/3D ICs

被引:2
作者
Suzano, Juan [1 ,2 ,3 ]
Chastand, Antoine [1 ]
Valea, Emanuele [2 ]
Di Natale, Giorgio [3 ]
Philippe, Anthony [2 ]
Abouzeid, Fady [1 ]
Roche, Philippe [1 ]
机构
[1] STMicroelect, F-38920 Crolles, France
[2] Univ Grenoble Alpes, CEA, List, F-38000 Grenoble, France
[3] Univ Grenoble Alpes, CNRS, Grenoble INP, TIMA, F-38000 Grenoble, France
来源
IEEE EUROPEAN TEST SYMPOSIUM, ETS 2024 | 2024年
关键词
3DIC; Chiplets; Design for Testability (DFT); Hardware Security; Root of Trust;
D O I
10.1109/ETS61313.2024.10567195
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
2.5D and 3D integrated circuits (IC) are the natural evolution of traditional 2D SoCs. 2.5D and 3D integration is the process of assembling pre-manufactured chiplets in an interposer or in a stack. This process can damage the chiplets or lead to faulty connections. Thus, the importance of post-bond test of chiplets. The IEEE Std 1838(TM)-2019 (IEEE 1838) design-for-testability (DFT) standard defines mandatory and optional structures for accessing DFT functions on the chiplet. Compliant chiplets form a DFT network that can be exploited by attackers to violate the confidentiality or integrity of the message transmitted over the serial path. In this work, we combine a message integrity verification system with a scan encryption mechanism to protect the scan chain of an IEEE 1838-compliant DFT implementation. The scan encryption prevents unauthorized actors from writing meaningful data into the scan chain. Message integrity verification makes messages from untrustworthy sources detectable. In conjunction, both security primitives protect the scan chain from malicious chiplets on the stack, scan-based attacks, and brute force attacks. The proposed solution causes less than 1% area overhead on designs composed of more than 5 million gates and less than 1% test time overhead for typical DFT implementations.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] 3D Chips Can be Cool: Thermal Study of VeSFET-based ICs
    Qiu, Xiang
    Marek-Sadowska, Malgorzata
    Maly, Wojciech
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 2349 - 2355
  • [42] A High-Performance Vertical Substrate Noise Isolation Method for 3D ICs
    Wu, Jia-Yi
    Chen, Yong-Wei
    Zhang, Mu-Shui
    Tan, Hong-Zhou
    2015 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM, 2015, : 19 - 22
  • [43] On Enhancing Power Benefits in 3D ICs: Block Folding and Bonding Styles Perspective
    Jung, Moongon
    Song, Taigon
    Wan, Yang
    Peng, Yarui
    Lim, Sung Kyu
    2014 51ST ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2014,
  • [44] Resource Allocation Methodology for Through Silicon Vias and Sleep Transistors in 3D ICs
    Wang, Hailang
    Salman, Emre
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 523 - 527
  • [45] CoPlace: Coherent Placement Engine with Layout-aware Partitioning for 3D ICs
    Fu, Bangqi
    Liu, Lixin
    Sun, Yang
    Lau, Wing-Ho
    Wong, Martin D. F.
    Young, Evangeline F. Y.
    29TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC 2024, 2024, : 65 - 70
  • [46] Advancing the thermal stability of 3D ICs using logi-thermal simulation
    Nagy, Gergely
    Horvath, Peter
    Pohl, Laszlo
    Poppe, Andras
    MICROELECTRONICS JOURNAL, 2015, 46 (12) : 1114 - 1120
  • [47] Power Analysis Approach for NoC-based Homogeneous Stacked 3D ICs
    Durrani, Yaseer Arafat
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (02)
  • [48] Timing Analysis for Thermally Robust Clock Distribution Network Design for 3D ICs
    Park, Sung Joo
    Natu, Nitish
    Swaminathan, Madhavan
    Lee, Byunghyun
    Lee, Sang Min
    Ryu, Woong Hwan
    Kim, Kee Sup
    2013 IEEE 22ND CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS), 2013, : 69 - 72
  • [49] Multiphysics Modeling of integrated microfluidic-thermoelectric cooling for stacked 3D ICs
    Furmanczyk, M
    Wilkerson, P
    Przekwas, A
    NINETEENTH ANNUAL IEEE SEMICONDUCTOR THERMAL MEASUREMENT AND MANAGEMENT SYMPOSIUM, 2003, : 35 - 41
  • [50] TSV-aware Scan Chain Reordering for 3D IC
    Datta, Ayan
    Nagarajan, Charudhattan
    Kolay, Susmita Sur
    2011 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2011, : 188 - 193