IEEE 1838 compliant scan encryption and integrity for 2.5/3D ICs

被引:2
作者
Suzano, Juan [1 ,2 ,3 ]
Chastand, Antoine [1 ]
Valea, Emanuele [2 ]
Di Natale, Giorgio [3 ]
Philippe, Anthony [2 ]
Abouzeid, Fady [1 ]
Roche, Philippe [1 ]
机构
[1] STMicroelect, F-38920 Crolles, France
[2] Univ Grenoble Alpes, CEA, List, F-38000 Grenoble, France
[3] Univ Grenoble Alpes, CNRS, Grenoble INP, TIMA, F-38000 Grenoble, France
来源
IEEE EUROPEAN TEST SYMPOSIUM, ETS 2024 | 2024年
关键词
3DIC; Chiplets; Design for Testability (DFT); Hardware Security; Root of Trust;
D O I
10.1109/ETS61313.2024.10567195
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
2.5D and 3D integrated circuits (IC) are the natural evolution of traditional 2D SoCs. 2.5D and 3D integration is the process of assembling pre-manufactured chiplets in an interposer or in a stack. This process can damage the chiplets or lead to faulty connections. Thus, the importance of post-bond test of chiplets. The IEEE Std 1838(TM)-2019 (IEEE 1838) design-for-testability (DFT) standard defines mandatory and optional structures for accessing DFT functions on the chiplet. Compliant chiplets form a DFT network that can be exploited by attackers to violate the confidentiality or integrity of the message transmitted over the serial path. In this work, we combine a message integrity verification system with a scan encryption mechanism to protect the scan chain of an IEEE 1838-compliant DFT implementation. The scan encryption prevents unauthorized actors from writing meaningful data into the scan chain. Message integrity verification makes messages from untrustworthy sources detectable. In conjunction, both security primitives protect the scan chain from malicious chiplets on the stack, scan-based attacks, and brute force attacks. The proposed solution causes less than 1% area overhead on designs composed of more than 5 million gates and less than 1% test time overhead for typical DFT implementations.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Multi-objective Optimization of Placement and Assignment of TSVs in 3D ICs
    Saha, Debasri
    Sur-Kolay, Susmita
    2017 30TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2017 16TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2017), 2017, : 372 - 377
  • [32] A Sorting-Based Micro-Bump Assignment for 3D ICs
    Zhang, Ran
    Pan, Tieyuan
    Watanabe, Takahiro
    2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 139 - 140
  • [33] Effective Estimation Method of Routing Congestion at Floorplan Stage for 3D ICs
    Ahn, Byung-Gyu
    Kim, Jaehwan
    Li, Wenrui
    Chong, Jong-Wha
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2011, 11 (04) : 344 - 350
  • [34] Electrical Interconnect Test Method of 3D ICs by Injected Charge Volume
    Suga, Daisuke
    Hashizume, Masaki
    Yotsuyanagi, Hiroyuki
    Lu, Shyue-Kung
    2015 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC 2015), 2015,
  • [35] Testable Design for Electrical Testing of Open Defects at Interconnects in 3D ICs
    Hashizume, Masaki
    Konishi, Tomoaki
    Yotsuyanag, Hiroyuki
    Lu, Shyue-Kung
    2013 22ND ASIAN TEST SYMPOSIUM (ATS), 2013, : 13 - 18
  • [36] Accurate Models for Optimizing Tapered Microchannel Heat Sinks in 3D ICs
    Hwang, Leslie K.
    Kwon, Beomjin
    Wong, Martin D. F.
    2018 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2018, : 58 - 63
  • [37] 2D to 3D Test Pattern Retargeting using IEEE P1687 based 3D DFT Architectures
    Fkih, Yassine
    Vivet, Pascal
    Rouzeyre, Bruno
    Flottes, Marie-Lise
    Di Natale, Giorgio
    Schloeffel, Juergen
    2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 387 - 392
  • [38] Pathfinding Methodology for Optimal Design and Integration of 2.5D/3D Interconnects
    Yazdani, Farhang
    Park, John
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 1667 - 1672
  • [39] Thermal Challenges for Heterogeneous 3D ICs and Opportunities for Air Gap Thermal Isolation
    Zhang, Yang
    Sarvey, Thomas E.
    Bakir, Muhannad S.
    2014 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2014,
  • [40] The optical design of 3D ICs for smartphone and optro-electronics sensing module
    Huang, Jiun-Woei
    OPTICAL MICROLITHOGRAPHY XXXI, 2018, 10587