IEEE 1838 compliant scan encryption and integrity for 2.5/3D ICs

被引:2
作者
Suzano, Juan [1 ,2 ,3 ]
Chastand, Antoine [1 ]
Valea, Emanuele [2 ]
Di Natale, Giorgio [3 ]
Philippe, Anthony [2 ]
Abouzeid, Fady [1 ]
Roche, Philippe [1 ]
机构
[1] STMicroelect, F-38920 Crolles, France
[2] Univ Grenoble Alpes, CEA, List, F-38000 Grenoble, France
[3] Univ Grenoble Alpes, CNRS, Grenoble INP, TIMA, F-38000 Grenoble, France
来源
IEEE EUROPEAN TEST SYMPOSIUM, ETS 2024 | 2024年
关键词
3DIC; Chiplets; Design for Testability (DFT); Hardware Security; Root of Trust;
D O I
10.1109/ETS61313.2024.10567195
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
2.5D and 3D integrated circuits (IC) are the natural evolution of traditional 2D SoCs. 2.5D and 3D integration is the process of assembling pre-manufactured chiplets in an interposer or in a stack. This process can damage the chiplets or lead to faulty connections. Thus, the importance of post-bond test of chiplets. The IEEE Std 1838(TM)-2019 (IEEE 1838) design-for-testability (DFT) standard defines mandatory and optional structures for accessing DFT functions on the chiplet. Compliant chiplets form a DFT network that can be exploited by attackers to violate the confidentiality or integrity of the message transmitted over the serial path. In this work, we combine a message integrity verification system with a scan encryption mechanism to protect the scan chain of an IEEE 1838-compliant DFT implementation. The scan encryption prevents unauthorized actors from writing meaningful data into the scan chain. Message integrity verification makes messages from untrustworthy sources detectable. In conjunction, both security primitives protect the scan chain from malicious chiplets on the stack, scan-based attacks, and brute force attacks. The proposed solution causes less than 1% area overhead on designs composed of more than 5 million gates and less than 1% test time overhead for typical DFT implementations.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] On Hardware Security and Trust for Chiplet-Based 2.5D and 3D ICs: Challenges and Innovations
    Juan, Suzano
    Fady, Abouzeid
    Giorgio, Di Natale
    Anthony, Philippe
    Philippe, Roche
    IEEE ACCESS, 2024, 12 : 29778 - 29794
  • [2] Enhancing System-Wide Power Integrity in 3D ICs with Power Gating
    Wang, Hailong
    Salman, Emre
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 322 - 326
  • [3] Power, Performance, and Cost Comparisons of Monolithic 3D ICs and TSV-based 3D ICs
    Nayak, Deepak Kumar
    Banna, Srinivasa
    Samal, Sandeep Kumar
    Lim, Sung Kyu
    2015 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2015,
  • [4] Modeling Hardware Trojans in 3D ICs
    Zhang, Zhiming
    Yu, Qiaoyan
    2019 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2019), 2019, : 485 - 490
  • [5] Integrating Thermocouple Sensors into 3D ICs
    Li, Dawei
    Kim, Ji-Hoon
    Memik, Seda Ogrenci
    2013 IEEE 31ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2013, : 221 - 226
  • [6] Security and Vulnerability Implications of 3D ICs
    Xie, Yang
    Bao, Chongxi
    Serafy, Caleb
    Lu, Tiantao
    Srivastava, Ankur
    Tehranipoor, Mark
    IEEE TRANSACTIONS ON MULTI-SCALE COMPUTING SYSTEMS, 2016, 2 (02): : 108 - 122
  • [7] Investigation of the Dynamics of Liquid Cooling of 3D ICs
    Islam, Sakib
    Motaleb, Ibrahim Abdel
    2019 8TH INTERNATIONAL SYMPOSIUM ON NEXT GENERATION ELECTRONICS (ISNE), 2019,
  • [8] Integrated Power Delivery Methodology for 3D ICs
    Safari, Yousef
    Vaisband, Boris
    PROCEEDINGS OF THE TWENTY THIRD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2022), 2022, : 114 - 119
  • [9] Testability for Resistive Open Defects by Electrical Interconnect Test of 3D ICs without Boundary Scan Flip Flops
    Ali, Fara Ashikin Binti
    Hashizume, Masaki
    Ikiri, Yuki
    Yotsuyanagi, Hiroyuki
    Lu, Shyue-Kung
    2016 IEEE CPMT SYMPOSIUM JAPAN (ICSJ), 2016, : 137 - 138
  • [10] Analysis of DC Current Crowding in Through-Silicon-Vias and Its Impact on Power Integrity in 3D ICs
    Zhao, Xin
    Scheuermann, Michael
    Lim, Sung Kyu
    2012 49TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2012, : 157 - 162