High Mobility Transistors and Flexible Optical Synapses Enabled by Wafer-Scale Chemical Transformation of Pt-Based 2D Layers

被引:0
|
作者
Han, Sang Sub [1 ]
Shin, June-Chul [1 ,2 ]
Ghanipour, Alireza [1 ]
Lee, Ji-Hyun [3 ]
Lee, Sang-Gil [3 ]
Kim, Jung Han [4 ]
Chung, Hee-Suk [3 ]
Lee, Gwan-Hyoung [2 ]
Jung, Yeonwoong [1 ,5 ,6 ]
机构
[1] Univ Cent Florida, NanoSci Technol Ctr, Orlando, FL 32826 USA
[2] Seoul Natl Univ, Dept Mat Sci & Engn, Seoul 08826, South Korea
[3] Korea Basic Sci Inst, Electron Microscopy Grp Mat Sci, Daejeon 34133, South Korea
[4] Dong A Univ, Dept Mat Sci & Engn, Busan 49315, South Korea
[5] Univ Cent Florida, Dept Mat Sci & Engn, Orlando, FL 32826 USA
[6] Univ Cent Florida, Dept Elect & Comp Engn, Orlando, FL 32826 USA
基金
美国国家科学基金会;
关键词
2D TMD; PtSe2; PtTe2; FET; optical synapse; edge contact; anion exchange; high mobility; REDUCTION; CONTACTS;
D O I
10.1021/acsami.4c06540
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
Electronic devices employing two-dimensional (2D) van der Waals (vdW) transition-metal dichalcogenide (TMD) layers as semiconducting channels often exhibit limited performance (e.g., low carrier mobility), in part, due to their high contact resistances caused by interfacing non-vdW three-dimensional (3D) metal electrodes. Herein, we report that this intrinsic contact issue can be efficiently mitigated by forming the 2D/2D in-plane junctions of 2D semiconductor channels seamlessly interfaced with 2D metal electrodes. For this, we demonstrated the selectively patterned conversion of semiconducting 2D PtSe2 (channels) to metallic 2D PtTe2 (electrodes) layers by employing a wafer-scale low-temperature chemical vapor deposition (CVD) process. We investigated a variety of field-effect transistors (FETs) employing wafer-scale CVD-2D PtSe2/2D PtTe2 heterolayers and identified that silicon dioxide (SiO2) top-gated FETs exhibited an extremely high hole mobility of similar to 120 cm(2) V-1 s(-1) at room temperature, significantly surpassing performances with previous wafer-scale 2D PtSe2-based FETs. The low-temperature nature of the CVD method further allowed for the direct fabrication of wafer-scale arrays of 2D PtSe2/2D PtTe2 heterolayers on polyamide (PI) substrates, which intrinsically displayed optical pulse-induced artificial synaptic behaviors. This study is believed to vastly broaden the applicability of 2D TMD layers for next-generation, high-performance electronic devices with unconventional functionalities.
引用
收藏
页码:36599 / 36608
页数:10
相关论文
共 43 条
  • [1] Soft Biomorph Actuators Enabled by Wafer-Scale Ultrathin 2D PtTe2 Layers
    Okogbue, Emmanuel
    Mofid, Sohrab Alex
    Yoo, Changhyeon
    Han, Sang Sub
    Jung, Yeonwoong
    ADVANCED MATERIALS TECHNOLOGIES, 2022, 7 (03)
  • [2] Wafer-scale 2D PtTe2 layers for high-efficiency mechanically flexible electro-thermal smart window applications
    Okogbue, Emmanuel
    Ko, Tae-Jun
    Han, Sang Sub
    Shawkat, Mashiyat Sumaiya
    Wang, Mengjing
    Chung, Hee-Suk
    Oh, Kyu Hwan
    Jung, Yeonwoong
    NANOSCALE, 2020, 12 (19) : 10647 - 10655
  • [3] Wafer-Scale Memristor Array Based on Aligned Grain Boundaries of 2D Molybdenum Ditelluride for Application to Artificial Synapses
    Yang, Jihoon
    Yoon, Aram
    Lee, Donghyun
    Song, Seunguk
    Jung, I. L. John
    Lim, Dong-Hyeok
    Jeong, Hongsik
    Lee, Zonghoon
    Lanza, Mario
    Kwon, Soon-Yong
    ADVANCED FUNCTIONAL MATERIALS, 2024, 34 (15)
  • [4] Wafer-Scale Growth of Single-Crystal 2D Semiconductor on Perovskite Oxides for High-Performance Transistors
    Tan, Congwei
    Tang, Min
    Wu, Jinxiong
    Liu, Yinan
    Li, Tianran
    Liang, Yan
    Deng, Bing
    Tan, Zhenjun
    Tu, Teng
    Zhang, Yichi
    Liu, Cong
    Chen, Jian-Hao
    Wang, Yong
    Peng, Hailin
    NANO LETTERS, 2019, 19 (03) : 2148 - 2153
  • [5] Phase-Centric MOCVD Enabled Synthetic Approaches for Wafer-Scale 2D Tin Selenides
    Kim, Sungyeon
    Lee, Wookhee
    Ko, Kyungmin
    Cho, Hanbin
    Cho, Hoyeon
    Jeon, Seonhwa
    Jeong, Changwook
    Kim, Sungkyu
    Ding, Feng
    Suh, Joonki
    ADVANCED MATERIALS, 2024, 36 (28)
  • [6] Universal protocol for the wafer-scale manufacturing of 2D carbon-based transducer layers for versatile biosensor applications
    Lu, Xiaoling
    Munief, Walid-Madhat
    Damborsky, Pavel
    Kasjanow, Alice
    Katrlik, Jaroslav
    Pachauri, Vivek
    Ingebrandt, Sven
    METHODSX, 2023, 11
  • [7] Wafer-scale 2D PtTe2 layers-enabled Kirigami heaters with superior mechanical stretchability and electro-thermal responsiveness
    Ko, Tae-Jun
    Han, Sang Sub
    Okogbue, Emmanuel
    Shawkat, Mashiyat Sumaiya
    Wang, Mengjing
    Ma, Jinwoo
    Bae, Tae-Sung
    Bin Hafiz, Shihab
    Ko, Dong-Kyun
    Chung, Hee-Suk
    Oh, Kyu Hwan
    Jung, Yeonwoong
    APPLIED MATERIALS TODAY, 2020, 20
  • [8] Optical Inspection of 2D Materials: From Mechanical Exfoliation to Wafer-Scale Growth and Beyond
    Lee, Yang-Chun
    Chang, Sih-Wei
    Chen, Shu-Hsien
    Chen, Shau-Liang
    Chen, Hsuen-Li
    ADVANCED SCIENCE, 2022, 9 (01)
  • [9] Pass-Transistor Logic Circuits Based on Wafer-Scale 2D Semiconductors
    Wang, Xinyu
    Chen, Xinyu
    Ma, Jingyi
    Gou, Saifei
    Guo, Xiaojiao
    Tong, Ling
    Zhu, Junqiang
    Xia, Yin
    Wang, Die
    Sheng, Chuming
    Chen, Honglei
    Sun, Zhengzong
    Ma, Shunli
    Riaud, Antoine
    Xu, Zihan
    Cong, Chunxiao
    Qiu, Zhijun
    Zhou, Peng
    Xie, Yufeng
    Bian, Lifeng
    Bao, Wenzhong
    ADVANCED MATERIALS, 2022, 34 (48)
  • [10] Challenges of Wafer-Scale Integration of 2D Semiconductors for High-Performance Transistor Circuits
    Schram, Tom
    Sutar, Surajit
    Radu, Iuliana
    Asselberghs, Inge
    ADVANCED MATERIALS, 2022, 34 (48)