A 0.011% V LS and-76-dB PSRR Self-Biased CMOS Voltage Reference With Quasi Self-Cascode Current Mirror

被引:4
|
作者
Yu, Kai [1 ]
Chen, Jiyang [2 ]
Li, Sizhen [1 ]
Huang, Mo [3 ]
机构
[1] Guangdong Univ Technol, Sch Integrated Circuits, Guangzhou 510006, Peoples R China
[2] Guangdong Univ Technol, Sch Informat Engn, Guangzhou 510006, Peoples R China
[3] Univ Macau, State Key Lab Analog & Mixed Signal VLSI, Fac Sci & Technol, Dept Elect & Comp Engn,Inst Microelect, Macau, Peoples R China
关键词
CMOS voltage reference; line sensitivity; power supply rejection ratio; quasi self-cascode current mirror; self-biased; PPM/DEGREES-C; PICOWATT;
D O I
10.1109/TCSII.2023.3318372
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief proposes a nano -watt self -biased CMOS voltage reference (SBCVR) with a quasi self-cascode current mirror (QSCCM) for better line sensitivity (LS) and power supply rejection ratio (PSRR). A self-cascode MOSFET (SCM) and a cascode structure are combined as the QSCCM to reduce the variations of bias current (I-B) through the QSCCM, comparing to conventional ones. Then, the I-B is fed into an active load to acquire a more stable reference voltage (VREF) against the supply voltage (V-DD) without using any additional native devices, amplifiers, pre -regulation circuits, and DIBL compensation circuits. The proposed SBCVR with the QSCCM is fabricated in a standard 0.18 mu m CMOS process, while 22 chip samples are measured. The results show that the average LS is 0.011%/V when the V-DD varies from 0.8 V to 1.8 V. The average PSRR are -76dB, -53 dB, and -59 dB at 10Hz, 1kHz, and 1MHz respectively. Moreover, it can produce a V-REF of 293 mV and consume a supply current of 1.95 nA (V-DD=1V) at 27 degrees C. The average temperature coefficient (TC) is 66.1 ppm/degrees C without trimming in the temperature range from -40 degrees C to 85 degrees C, while the total area is only 0.004 mm(2).
引用
收藏
页码:1052 / 1056
页数:5
相关论文
共 41 条
  • [21] A picowatt, 3.88 ppm/°C, 0.011%/V subthreshold CMOS voltage reference biased by GSCC current source
    Yuxin Zhang
    Jueping Cai
    Xinyu Li
    Yizhen Zhang
    Dengchao Li
    Analog Integrated Circuits and Signal Processing, 2022, 112 : 1 - 11
  • [22] A picowatt, 3.88 ppm/°C, 0.011%/V subthreshold CMOS voltage reference biased by GSCC current source
    Zhang, Yuxin
    Cai, Jueping
    Li, Xinyu
    Zhang, Yizhen
    Li, Dengchao
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2022, 112 (01) : 1 - 11
  • [23] A-115dB PSRR CMOS Bandgap Reference With a Novel Voltage Self-Regulating Technique
    Zhu, Yuanming
    Liu, Fei
    Yang, Yajuan
    Huang, Guocheng
    Yin, Tao
    Yang, Haigang
    2014 IEEE PROCEEDINGS OF THE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2014,
  • [24] A CMOS Self-Biased 6.8 ppm/°C Area-Efficient Subthreshold Voltage Reference
    Amiri, Hamideh
    Jalali, Mohsen
    2015 23RD IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2015, : 1341 - 1345
  • [25] A Compact Wide-swing Self-biased Cascode Current Mirror for Wide Dynamic-range Applications
    Yeo, Seongil
    Kim, Jaejin
    Koo, Gunmo
    Cho, Kunhee
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2025, 25 (01) : 66 - 70
  • [26] High-linearity low-voltage self-cascode class AB CMOS current output stage
    Zeki, A
    Kuntman, H
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL IV: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 257 - 260
  • [27] Resistorless self-biased curvature compensated sub-1V CMOS bandgap reference
    Jaafar, Khairuddin
    Kamal, Noorfazila
    Reaz, Mamun Bin Ibne
    Sampe, Jahariah
    2016 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL, ELECTRONIC AND SYSTEMS ENGINEERING (ICAEES), 2016, : 309 - 312
  • [28] A Self-Biased Subthreshold CMOS Voltage Reference With Temperature Compensation Circuit for IoT Self-powered Sensor Applications
    Huang, Yuxuan
    Yan, Feng
    Sun, Kangkang
    Liu, Jingjing
    2023 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2024, : 134 - 138
  • [29] A 353pW, 0.014%/V line sensitivity self-biased CMOS voltage reference with source degeneration active load
    Yu, Kai
    Zhang, Jingran
    Li, Sizhen
    IEICE ELECTRONICS EXPRESS, 2024, 21 (02):
  • [30] Low-voltage low-noise gate driven quasi-floating bulk self-cascode current mirror operational transconductance amplifier
    Sharma, K.
    Sharma, R.
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2021, 92 (03):