Logic Gates Based on 3D Vertical Junctionless Gate-All-Around Transistors with Reliable Multilevel Contact Engineering

被引:1
作者
Kumar, Abhishek [1 ]
Mueller, Jonas [1 ]
Pelloquin, Sylvain [1 ]
Lecestre, Aurelie
Larrieu, Guilhem [1 ]
机构
[1] Univ Toulouse, LAAS CNRS, CNRS, F-31031 Toulouse, France
基金
欧盟地平线“2020”;
关键词
nanoelectronics; vertical transport transistor; nanowire; scaled gate-all-around; logic gates; 3D device; FIELD-EFFECT TRANSISTORS; HIGH-PERFORMANCE; NANOWIRE MOSFETS; SILICON;
D O I
10.1021/acs.nanolett.3c04180
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
Vertical gate-all-around (V-GAA) represents the ultimate configuration in the forthcoming transistor industry, but it still encounters challenges in the semiconductor community. This paper introduces, for the first time, a dual-input logic gate circuit achieved using 3D vertical transistors with nanoscale sub-20-nm GAA, employing a novel technique for creating contacts and patterning metallic lines at the bottom level without the conventional lift-off process. This involves a two-step oxidation process: patterning the first field oxide to form bottom metal lines and then creating the gate oxide layer on nanowires (NWs), followed by selective removal from the top and bottom of the nanostructures. VGAA-NW transistors, fabricated using the lift-off-free approach, exhibit improved yield and reduced access resistance, leading to an enhanced drive current while maintaining good immunity against short-channel effects. Finally, elementary two-input logic gates within a single cell, using VNW transistors, demonstrate novel possibilities in advanced logic circuitry design and routing options in 3D.
引用
收藏
页码:7825 / 7832
页数:8
相关论文
共 32 条
[1]   Plasma-etching processes for ULSI semiconductor circuits [J].
Armacost, M ;
Hoh, PD ;
Wise, R ;
Yan, W ;
Brown, JJ ;
Keller, JH ;
Kaplita, GA ;
Halle, SD ;
Muller, KP ;
Naeem, MD ;
Srinivasan, S ;
Ng, HY ;
Gutsche, M ;
Gutmann, A ;
Spuler, B .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1999, 43 (1-2) :39-72
[2]  
Bangsaruntip S, 2009, INT EL DEVICES MEET, P272
[3]   The future transistors [J].
Cao, Wei ;
Bu, Huiming ;
Vinet, Maud ;
Cao, Min ;
Takagi, Shinichi ;
Hwang, Sungwoo ;
Ghani, Tahir ;
Banerjee, Kaustav .
NATURE, 2023, 620 (7974) :501-515
[4]  
Colinge J.-P., 2005, PHYS SEMICONDUCTORDE
[5]   High-Performance InAs Gate-All-Around Nanowire MOSFETs on 300 mm Si Substrates [J].
Doornbos, Gerben ;
Holland, Martin ;
Vellianitis, Georgios ;
Van Dal, Mark J. H. ;
Duriez, Blandine ;
Oxland, Richard ;
Afzalian, Aryan ;
Chen, Ta-Kun ;
Hsieh, Gordon ;
Passlack, Matthias ;
Yeo, Yee-Chia .
IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2016, 4 (05) :253-259
[6]   Thin-dielectric-layer engineering for 3D nanostructure integration using an innovative planarization approach [J].
Guerfi, Y. ;
Doucet, J. B. ;
Larrieu, G. .
NANOTECHNOLOGY, 2015, 26 (42)
[7]   Vertical Silicon Nanowire Field Effect Transistors with Nanoscale Gate-All-Around [J].
Guerfi, Youssouf ;
Larrieu, Guilhem .
NANOSCALE RESEARCH LETTERS, 2016, 11
[8]  
IEEE IRDS, INT ROADMAP DEVICES
[9]   High-Performance Vertical III-V Nanowire MOSFETs on Si With gm > 3 mS/μm [J].
Kilpi, Olli-Pekka ;
Hellenbrand, Markus ;
Svensson, Johannes ;
Persson, Axel R. ;
Wallenberg, Reine ;
Lind, Erik ;
Wernersson, Lars-Erik .
IEEE ELECTRON DEVICE LETTERS, 2020, 41 (08) :1161-1164
[10]   Vertical Silicon Nanowire Platform for Low Power Electronics and Clean Energy Applications [J].
Kwong, D. -L. ;
Li, X. ;
Sun, Y. ;
Ramanathan, G. ;
Chen, Z. X. ;
Wong, S. M. ;
Li, Y. ;
Shen, N. S. ;
Buddharaju, K. ;
Yu, Y. H. ;
Lee, S. J. ;
Singh, N. ;
Lo, G. Q. .
JOURNAL OF NANOTECHNOLOGY, 2012, 2012