Feedback Enhanced Area-Efficient ESD Power Clamp Circuit

被引:1
|
作者
Yang, Zhaonian [1 ]
Wei, Liyao [1 ]
Kai, Gaoxiang [1 ]
Pu, Shi [2 ]
Wang, Biyun [1 ]
Liu, Jing [1 ]
Yang, Yuan [1 ]
Yu, Ningmei [1 ]
机构
[1] Xian Univ Technol, Shaanxi Key Lab Complex Syst Control & Intelligent, Yanan 710048, Peoples R China
[2] Xian Xiangteng Microelect Co Ltd, Xian 710068, Peoples R China
基金
中国国家自然科学基金;
关键词
Clamps; Electrostatic discharges; Layout; MOSFET; Logic gates; MOSFET circuits; Integrated circuit modeling; Clamp circuit; electrostatic discharge (ESD); feedback; parasitic capacitance; PROTECTION;
D O I
10.1109/TED.2024.3418305
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this article, a feedback-enhanced power clamp circuit for ON-chip electrostatic discharge (ESD) protection is proposed and verified using silicon data. To conserve the layout area, the conventional MOSFET capacitor is replaced with a parasitic n-well/p-substrate junction capacitor to detect ESD events. The feedback mechanism is carefully designed to prolong the turn-on duration of the clamp circuit, thereby enhancing the ESD robustness. Experimental results show that the proposed clamp, featuring a 2000 $\mu$ m wide clamping MOSFET, achieves a comparable transmission line pulsing (TLP) failure current of approximately 9.5 A when compared to the conventional RC triggered counterparts. Simultaneously, it reduces the layout area, enhances false triggering immunity, and enhances the robustness during long pulse events.
引用
收藏
页码:4504 / 4509
页数:6
相关论文
共 50 条
  • [41] Power-Rail ESD Clamp Circuit With Diode-String ESD Detection to Overcome the Gate Leakage Current in a 40-nm CMOS Process
    Altolaguirre, Federico Agustin
    Ker, Ming-Dou
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (10) : 3500 - 3507
  • [42] Area-Efficent Power Clamp Circuit Using gate-coupled structure for Smart Power ICs
    Kim, Dong-Jun
    Park, Ju-Ho
    Park, Sang-Gyu
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 429 - 430
  • [43] Design of a novel static-triggered power-rail ESD clamp circuit in a 65-nm CMOS process
    Guangyi LU
    Yuan WANG
    Lizhong ZHANG
    Jian CAO
    Xing ZHANG
    Science China(Information Sciences), 2016, 59 (12) : 170 - 178
  • [44] Design of Power-Rail ESD Clamp Circuit With Ultra-Low Standby Leakage Current in Nanoscale CMOS Technology
    Wang, Chang-Tzu
    Ker, Ming-Dou
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (03) : 956 - 964
  • [45] Design of a novel static-triggered power-rail ESD clamp circuit in a 65-nm CMOS process
    Lu, Guangyi
    Wang, Yuan
    Zhang, Lizhong
    Cao, Jian
    Zhang, Xing
    SCIENCE CHINA-INFORMATION SCIENCES, 2016, 59 (12)
  • [46] Ultra-Low-Leakage Power-Rail ESD Clamp Circuit in Nanoscale Low-Voltage CMOS Process
    Chiu, Po-Yen
    Ker, Ming-Dou
    Tsai, Fu-Yi
    Chang, Yeong-Jar
    2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2, 2009, : 750 - +
  • [47] A Design of Whole-chip ESD Protection Circuit with SCR-based I/O and LIGBT-based Power Clamp
    Do, Kyoung-Il
    Koo, Yong-Seo
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2021, 21 (01) : 1 - 8
  • [48] Efficient Silicon-Controlled Rectifier Devices for Cross-Power-Domain ESD Protections
    Yang, Zhaonian
    Wei, Liyao
    Long, Teng
    Fu, Dongbing
    Zhang, Yue
    Liu, Jing
    Yang, Yuan
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (08) : 5133 - 5137
  • [49] Low-Power, High-Speed, and Area-Efficient Multiplier Based on the PTL Logic Style
    Pan, Wanyuan
    Yu, Yihe
    Tang, Chengcheng
    Yin, Ningyuan
    Yu, Zhiyi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (07) : 3538 - 3542
  • [50] ESD protection design with on-chip ESD bus and high-voltage-tolerant ESD clamp circuit for mixed-voltage I/O buffers
    Ker, Ming-Dou
    Chang, Wei-Jen
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (06) : 1409 - 1416