Feedback Enhanced Area-Efficient ESD Power Clamp Circuit

被引:1
|
作者
Yang, Zhaonian [1 ]
Wei, Liyao [1 ]
Kai, Gaoxiang [1 ]
Pu, Shi [2 ]
Wang, Biyun [1 ]
Liu, Jing [1 ]
Yang, Yuan [1 ]
Yu, Ningmei [1 ]
机构
[1] Xian Univ Technol, Shaanxi Key Lab Complex Syst Control & Intelligent, Yanan 710048, Peoples R China
[2] Xian Xiangteng Microelect Co Ltd, Xian 710068, Peoples R China
基金
中国国家自然科学基金;
关键词
Clamps; Electrostatic discharges; Layout; MOSFET; Logic gates; MOSFET circuits; Integrated circuit modeling; Clamp circuit; electrostatic discharge (ESD); feedback; parasitic capacitance; PROTECTION;
D O I
10.1109/TED.2024.3418305
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this article, a feedback-enhanced power clamp circuit for ON-chip electrostatic discharge (ESD) protection is proposed and verified using silicon data. To conserve the layout area, the conventional MOSFET capacitor is replaced with a parasitic n-well/p-substrate junction capacitor to detect ESD events. The feedback mechanism is carefully designed to prolong the turn-on duration of the clamp circuit, thereby enhancing the ESD robustness. Experimental results show that the proposed clamp, featuring a 2000 $\mu$ m wide clamping MOSFET, achieves a comparable transmission line pulsing (TLP) failure current of approximately 9.5 A when compared to the conventional RC triggered counterparts. Simultaneously, it reduces the layout area, enhances false triggering immunity, and enhances the robustness during long pulse events.
引用
收藏
页码:4504 / 4509
页数:6
相关论文
共 50 条
  • [1] Area-Efficient ESD Clamp Circuit With a Capacitance-Boosting Technique to Minimize Standby Leakage Current
    Altolaguirre, Federico A.
    Ker, Ming-Dou
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2015, 15 (02) : 156 - 162
  • [2] All-nMOS Power-Rail ESD Clamp Circuit With Compact Area and Low Leakage
    Hsieh, Chia-You
    Lin, Chun-Yu
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (09) : 5205 - 5211
  • [3] Area-efficient Power-rail ESD Clamp Circuit with False-trigger Immunity in 28nm CMOS Process
    Shen, Zilong
    Wang, Yize
    Zhang, Xing
    Wang, Yuan
    6TH IEEE ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM 2022), 2022, : 271 - 273
  • [4] Area-Efficient Power-Rail ESD Clamp Circuit With False-Trigger Immunity in 28nm CMOS Process
    Shen, Zilong
    Wang, Yize
    Zhang, Xing
    Wang, Yuan
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2022, 10 : 876 - 884
  • [5] A novel high performance ESD power clamp circuit with a small area
    杨兆年
    刘红侠
    李立
    卓青青
    半导体学报, 2012, 33 (09) : 124 - 130
  • [6] A novel high performance ESD power clamp circuit with a small area
    Yang Zhaonian
    Liu Hongxia
    Li Li
    Zhuo Qingqing
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (09)
  • [7] High Area-Efficient ESD Clamp Circuit With Equivalent RC-Based Detection Mechanism in a 65-nm CMOS Process
    Yeh, Chih-Ting
    Ker, Ming-Dou
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (03) : 1011 - 1018
  • [8] New Power Clamp Circuit for Concurrent ESD and Surge Protections
    Yang, Zhaonian
    Xu, Jinghao
    Fu, Dongbing
    Zhang, Yan
    Zhang, Yue
    Yang, Yuan
    Yu, Ningmei
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (09) : 4538 - 4546
  • [9] A Novel SOI IGBT for Power-Rail ESD Clamp Circuit
    Zhu, Jing
    Qian, Qinsong
    Sun, Weifeng
    2009 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC 2009), 2009, : 103 - 106
  • [10] Enhanced 3 ' VDD-tolerant ESD clamp circuit with stacked configuration
    Li, Xiaoyun
    Chen, Houpeng
    Wang, Qian
    Li, Xi
    Lei, Yu
    Zhang, Qi
    Fan, Xi
    Hu, Jiajun
    Tian, Zhen
    Song, Zhitang
    IEICE ELECTRONICS EXPRESS, 2017, 14 (02): : 1 - 7