Impact of channel thickness on device scaling in vertical InGaZnO channel charge-trap memory transistors with ALD Al 2 O 3 tunneling layer

被引:6
作者
Cho, Yun-Ju [1 ]
Kwon, Young -Ha
Seong, Nak-Jin [2 ]
Choi, Kyu-Jeong [2 ]
Hwang, Chi-Sun [3 ]
Yoon, Sung- Min [1 ]
机构
[1] Kyung Hee Univ, Dept Adv Mat Engn Informat & Elect, Yongin 17104, Gyeonggi Do, South Korea
[2] NCD Co Ltd, Daejeon 34015, South Korea
[3] Elect & Telecommun Res Inst, Daejeon 34129, South Korea
基金
新加坡国家研究基金会;
关键词
Charge trap memory; Thin film transistor; Oxide semiconductor; Atomic -layer deposition; THIN-FILM TRANSISTORS; PERFORMANCE; DENSITY; STATES;
D O I
10.1016/j.mssp.2024.108476
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This study investigates the impact of channel thickness (TCH) variation on memory performance and its physical origins in vertical channel charge trap memory (V-CTM) using InGaZnO (IGZO) channels for X-Y scaling. When the TCH decreased, the subthreshold slope (SS) increased from 0.21 to 0.30 V/dec, while the minimum program voltage decreased from 12 to 8 V, indicating a performance trade-off. The analysis of bulk trap density extracted by SS, density of states distribution, and x-ray photoelectron spectroscopy confirmed an increase in the number of trap states and hydrogen-related defects in the IGZO channel when a thin TCH is employed. As a result, it was expected that the barrier height at the active layer/TL would be lowered during program operations at relatively thin channel. However, the SS would also be degraded due to an increase in sub-gap states, such as OH- and VOH, induced by hydrogen incorporation. The V-CTM with an optimal TCH of 7 nm had a maximum memory window of 5.7 V. The program/erase states were maintained for 106 s before experiencing a 50 % charge loss, and 5-level memory states were verified to be available within a memory window of 3.2 V for 108 s with little degradation. It was noteworthy that the long-term reliability and multilevel implementation could be secured for the V-CTM with a TCH as thin as 7 nm, demonstrating the sound feasibility of its X-Y scaling. This work presents new key parameters and understanding of device integration issues for future 3D structured memory transistors, and aims to contribute to the advancement of memory technologies using oxide semiconductor channels.
引用
收藏
页数:8
相关论文
共 36 条
[1]   Characterization of nanoscale vertical-channel charge-trap memory thin film transistors using oxide semiconducting active and trap layers [J].
Bae, Soo-Hyun ;
Ryoo, Hyun-Joo ;
Seong, Nak-Jin ;
Choi, Kyu-Jeong ;
Kim, Gi-Heon ;
Yoon, Sung-Min .
JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2021, 39 (04)
[2]   Nonvolatile Charge-Trap Memory Transistors With Top-Gate Structure Using In-Ga-Zn-O Active Channel and ZnO Charge-Trap Layer [J].
Bak, Jun Yong ;
Ryu, Min-Ki ;
Park, Sang Hee Ko ;
Hwang, Chi Sun ;
Yoon, Sung Min .
IEEE ELECTRON DEVICE LETTERS, 2014, 35 (03) :357-359
[3]   Capacitor-less, Long-Retention (>400s) DRAM Cell Paving the Way towards Low-Power and High-Density Monolithic 3D DRAM [J].
Belmonte, A. ;
Oh, H. ;
Rassoul, N. ;
Donadio, G. L. ;
Mitard, J. ;
Dekkers, H. ;
Delhougne, R. ;
Subhechha, S. ;
Chasin, A. ;
van Setten, M. J. ;
Kljucar, L. ;
Mao, M. ;
Puliyalil, H. ;
Pak, M. ;
Teugels, L. ;
Tsvetanova, D. ;
Banerjee, K. ;
Souriau, L. ;
Tokei, Z. ;
Goux, L. ;
Kar, G. S. .
2020 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2020,
[4]   Influence of the InGaZnO channel layer thickness on the performance of thin film transistors [J].
Ding, Xingwei ;
Zhang, Jianhua ;
Li, Jun ;
Zhang, Hao ;
Shi, Weimin ;
Jiang, Xueyin ;
Zhang, Zhilin .
SUPERLATTICES AND MICROSTRUCTURES, 2013, 63 :70-78
[5]  
GLOBUS T, 1994, MATER RES SOC SYMP P, V336, P823, DOI 10.1557/PROC-336-823
[6]   3-D NAND Technology Achievements and Future Scaling Perspectives [J].
Goda, Akira .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (04) :1373-1381
[7]   Modeling of amorphous InGaZnO4 thin film transistors and their subgap density of states [J].
Hsieh, Hsing-Hung ;
Kamiya, Toshio ;
Nomura, Kenji ;
Hosono, Hideo ;
Wu, Chung-Chih .
APPLIED PHYSICS LETTERS, 2008, 92 (13)
[8]   High-Performance Thin-Film Transistor with Atomic Layer Deposition (ALD)-Derived Indium-Gallium Oxide Channel for Back- End-of-Line Compatible Transistor Applications: Cation Combinatorial Approach [J].
Hur, Jae Seok ;
Kim, Min Jae ;
Yoon, Seong Hun ;
Choi, Hagyoung ;
Park, Chi Kwon ;
Lee, Seung Hee ;
Cho, Min Hee ;
Kuh, Bong Jin ;
Jeong, Jae Kyeong .
ACS APPLIED MATERIALS & INTERFACES, 2022, 14 (43) :48857-48867
[9]   Observation of Hydrogen-Related Defect in Subgap Density of States and Its Effects Under Positive Bias Stress in Amorphous InGaZnO TFT [J].
Jang, Jun Tae ;
Ko, Daehyun ;
Choi, Sung-Jin ;
Kim, Dong Myong ;
Kim, Dae Hwan .
IEEE ELECTRON DEVICE LETTERS, 2021, 42 (05) :708-711
[10]   Meyer-Neldel Rule and Extraction of Density of States in Amorphous Indium-Gallium-Zinc-Oxide Thin-Film Transistor by Considering Surface Band Bending [J].
Jeong, Jaewook ;
Jeong, Jae Kyeong ;
Park, Jin-Seong ;
Mo, Yeon-Gon ;
Hong, Yongtaek .
JAPANESE JOURNAL OF APPLIED PHYSICS, 2010, 49 (03)