Circuit Level Implementation of Negative Capacitance Source Pocket Double Gate Tunnel FET for Low Power Applications

被引:2
作者
Babu, K. Murali Chandra [1 ]
Goel, Ekta [1 ]
机构
[1] Natl Inst Technol Warangal, Dept Elect & Commun Engn, Hanamkonda, India
关键词
ferroelectric material; subthreshold swing; tunnel FET; negative capacitance; TFETS; TRANSISTORS;
D O I
10.1149/2162-8777/ad4b9c
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This manuscript presents a pioneering study on enhancing analog and radio frequency performance through the implementation of negative capacitance source pocket double gate tunnel field-effect transistor. By integrating a ferroelectric material into the gate stack and introducing a fully depleted n-type pocket near the source/channel junction, we achieved significant enhancements in key metrics such as ON current (ION), switching ratio, subthreshold swing (SS), and various analog/RF parameters like transconductance (gm), cutoff frequency (fT) when compared to existing literature. Additionally, we extend our analysis to circuit-level applications such as inverter and 5-stage ring oscillator. Our findings reveal an impressive inverter delay of 1.09 ps with a gain of 104, as well as a ring oscillator operating at a frequency of 500 GHz. These results position the proposed device as an ideal candidate for high-speed, low-power applications.
引用
收藏
页数:9
相关论文
共 41 条
  • [21] The tunneling field effect transistor (TFET) as an addon for ultra-low-voltage analog and digital processes (vol 25, pg 195, 2004)
    Nirschl, Th.
    Weis, M.
    Fulde, M.
    Schmitt-Landsiedel, D.
    [J]. IEEE ELECTRON DEVICE LETTERS, 2007, 28 (04) : 315 - 315
  • [22] Insights Into the Design and Optimization of Tunnel-FET Devices and Circuits
    Pal, Ashish
    Sachid, Angada B.
    Gossner, Harald
    Rao, V. Ramgopal
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (04) : 1045 - 1053
  • [23] Ambipolarity Suppression of a Double Gate Tunnel FET using High-k Drain Dielectric Pocket
    Panda, Shwetapadma
    Jena, Biswajit
    Dash, Sidhartha
    [J]. ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2022, 11 (01)
  • [24] Atypical Voltage Transitions in FinFET Multistage Circuits: Origin and Significance
    Pandey, Archana
    Kumar, Harsh
    Manhas, S. K.
    Dasgupta, Sudeb
    Anand, Bulusu
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (03) : 1392 - 1396
  • [25] SHORT-CHANNEL EFFECTS IN MOSFETS
    PEARCE, CW
    YANEY, DS
    [J]. IEEE ELECTRON DEVICE LETTERS, 1985, 6 (07) : 326 - 328
  • [26] Performance Analysis of Germanium-Silicon Vertical Tunnel Field-Effect Transistors (Ge-Si-VTFETs) for Analog/RF Applications
    Ramkumar, K.
    Ramakrishnan, V. N.
    [J]. SILICON, 2022, 14 (16) : 10603 - 10612
  • [27] Impact of electrostatics and doping concentration on the performance of silicon tunnel field-effect transistors
    Sandow, C.
    Knoch, J.
    Urban, C.
    Zhao, Q. -T.
    Mantl, S.
    [J]. SOLID-STATE ELECTRONICS, 2009, 53 (10) : 1126 - 1129
  • [28] Low-Voltage Tunnel Transistors for Beyond CMOS Logic
    Seabaugh, Alan C.
    Zhang, Qin
    [J]. PROCEEDINGS OF THE IEEE, 2010, 98 (12) : 2095 - 2110
  • [29] Design of double gate vertical tunnel field effect transistor using HDB and its performance estimation
    Seema
    Chauhan, Sudakar Singh
    [J]. SUPERLATTICES AND MICROSTRUCTURES, 2018, 117 : 1 - 8
  • [30] Drain-Engineered TFET With Fully Suppressed Ambipolarity for High-Frequency Application
    Shaikh, Mohd Rizwan Uddin
    Loan, Sajad A.
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (04) : 1628 - 1634