Circuit Level Implementation of Negative Capacitance Source Pocket Double Gate Tunnel FET for Low Power Applications

被引:2
作者
Babu, K. Murali Chandra [1 ]
Goel, Ekta [1 ]
机构
[1] Natl Inst Technol Warangal, Dept Elect & Commun Engn, Hanamkonda, India
关键词
ferroelectric material; subthreshold swing; tunnel FET; negative capacitance; TFETS; TRANSISTORS;
D O I
10.1149/2162-8777/ad4b9c
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This manuscript presents a pioneering study on enhancing analog and radio frequency performance through the implementation of negative capacitance source pocket double gate tunnel field-effect transistor. By integrating a ferroelectric material into the gate stack and introducing a fully depleted n-type pocket near the source/channel junction, we achieved significant enhancements in key metrics such as ON current (ION), switching ratio, subthreshold swing (SS), and various analog/RF parameters like transconductance (gm), cutoff frequency (fT) when compared to existing literature. Additionally, we extend our analysis to circuit-level applications such as inverter and 5-stage ring oscillator. Our findings reveal an impressive inverter delay of 1.09 ps with a gain of 104, as well as a ring oscillator operating at a frequency of 500 GHz. These results position the proposed device as an ideal candidate for high-speed, low-power applications.
引用
收藏
页数:9
相关论文
共 41 条
  • [1] [Anonymous], 2022, Sentaurus device user guide version T-202203
  • [2] Tunneling versus thermionic emission in one-dimensional semiconductors
    Appenzeller, J
    Radosavljevic, M
    Knoch, J
    Avouris, P
    [J]. PHYSICAL REVIEW LETTERS, 2004, 92 (04) : 4
  • [3] A High-Performance Inverted-C Tunnel Junction FET With Source-Channel Overlap Pockets
    Ashita
    Loan, Sajad A.
    Rafat, Mohammad
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (02) : 763 - 768
  • [4] Avci U. E., 2011, 2011 IEEE 11th International Conference on Nanotechnology (IEEE-NANO), P869, DOI 10.1109/NANO.2011.6144631
  • [5] Dielectric Pocket-Pocket Intrinsic Triple Gate TFET for Low Power Application: A Device Level Analysis
    Bantupalli, Siva Surya Jaya Praveen
    Priya, Aruna P.
    [J]. ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2021, 10 (07)
  • [6] A high performance gate engineered charge plasma based tunnel field effect transistor
    Bashir, Faisal
    Loan, Sajad A.
    Rafat, M.
    Alamoud, Abdul Rehman M.
    Abbasi, Shuja A.
    [J]. JOURNAL OF COMPUTATIONAL ELECTRONICS, 2015, 14 (02) : 477 - 485
  • [7] TCAD simulation of SOI TFETs and calibration of non-local band-to-band tunneling model
    Biswas, Arnab
    Dan, Surya Shankar
    Le Royer, Cyrille
    Grabinski, Wladyslaw
    Ionescu, Adrian M.
    [J]. MICROELECTRONIC ENGINEERING, 2012, 98 : 334 - 337
  • [8] Tunneling field-effect transistors (TFETs) with subthreshold swing (SS) less than 60 mV/dec
    Choi, Woo Young
    Park, Byung-Gook
    Lee, Jong Duk
    Liu, Tsu-Jae King
    [J]. IEEE ELECTRON DEVICE LETTERS, 2007, 28 (08) : 743 - 745
  • [9] Surface-Roughness-Induced Variability in Nanowire InAs Tunnel FETs
    Conzatti, F.
    Pala, M. G.
    Esseni, D.
    [J]. IEEE ELECTRON DEVICE LETTERS, 2012, 33 (06) : 806 - 808
  • [10] Impact of source-pocket engineering on device performance of dielectric modulated tunnel FET
    Das, Gyan Darshan
    Mishra, Guru Prasad
    Dash, Sidhartha
    [J]. SUPERLATTICES AND MICROSTRUCTURES, 2018, 124 : 131 - 138