共 23 条
[1]
Choo K, 2018, ISSCC DIG TECH PAP I, P120, DOI 10.1109/ISSCC.2018.8310213
[2]
Chou M. -H., 2020, PROC IEEE S VLSI CIR, P1
[3]
Dartizio S. M., 2020, IEEE J SOLID-ST CIRC, V55, P386
[4]
A background optimization method for PLL by measuring phase jitter performance
[J].
2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS,
2004,
:236-239
[6]
Huang YC, 2014, ISSCC DIG TECH PAP I, V57, P270, DOI 10.1109/ISSCC.2014.6757430
[8]
Jang T, 2017, ISSCC DIG TECH PAP I, P148, DOI 10.1109/ISSCC.2017.7870304
[9]
Jung S, 2019, IEEE ASIAN SOLID STA, P87, DOI [10.1109/A-SSCC47793.2019.9056931, 10.1109/a-sscc47793.2019.9056931]