A Jitter Programmable Digital Bang-Bang PLL Using PVT-Invariant Stochastic Jitter Monitor

被引:0
作者
Kim, Yong-Jo [1 ]
Jang, Taekwang [2 ]
Cho, SeongHwan [1 ]
机构
[1] Korea Adv Inst Sci & Technol KAIST, Sch Elect Engn, Daejeon 34141, South Korea
[2] Dept Informat Technol & Elect Engn, ETH Zurich, CH-8092 Zurich, Switzerland
关键词
Digital bang-bang phase-locked loop (DBPLL); process; voltage and temperature (PVT) variations; ring oscillator; stochastic jitter monitoring circuit;
D O I
10.1109/JSSC.2024.3401593
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a digital bang-bang phase locked-loop (DBPLL) whose output rms jitter can be set to a user-defined value. By using a stochastic jitter monitoring circuit (JMC) and automatic loop bandwidth control, the proposed BBPLL can adjust its power consumption to obtain the desired target jitter during its initial set-up, regardless of conditions in process, voltage, and temperature (PVT). Implemented in 28 nm CMOS, the prototype PLL achieves rms jitter within 0.26 ps difference of the target jitter under various PVT conditions while operating at 2.88 GHz and achieving FoM of -225 dB which is state-of-the-art for ring oscillator-based BBPLLs.
引用
收藏
页码:3253 / 3262
页数:10
相关论文
共 23 条
[1]  
Choo K, 2018, ISSCC DIG TECH PAP I, P120, DOI 10.1109/ISSCC.2018.8310213
[2]  
Chou M. -H., 2020, PROC IEEE S VLSI CIR, P1
[3]  
Dartizio S. M., 2020, IEEE J SOLID-ST CIRC, V55, P386
[4]   A background optimization method for PLL by measuring phase jitter performance [J].
Dosho, S ;
Yanagisawa, N .
2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, :236-239
[5]   A DTC-Free Fractional-N BBPLL With FIR-Embedded Injection-Locked-Oscillator-Based Phase-Domain Lowpass Filter [J].
Feng, Liqun ;
Rhee, Woogeun ;
Wang, Zhihua .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2024, 59 (03) :728-739
[6]  
Huang YC, 2014, ISSCC DIG TECH PAP I, V57, P270, DOI 10.1109/ISSCC.2014.6757430
[7]   An Optimum Loop Gain Tracking All-Digital PLL Using Autocorrelation of Bang-Bang Phase-Frequency Detection [J].
Jang, Sungchun ;
Kim, Sungwoo ;
Chu, Sang-Hyeok ;
Jeong, Gyu-Seob ;
Kim, Yoonsoo ;
Jeong, Deog-Kyoon .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (09) :836-840
[8]  
Jang T, 2017, ISSCC DIG TECH PAP I, P148, DOI 10.1109/ISSCC.2017.7870304
[9]  
Jung S, 2019, IEEE ASIAN SOLID STA, P87, DOI [10.1109/A-SSCC47793.2019.9056931, 10.1109/a-sscc47793.2019.9056931]
[10]   A 0.3-1.4 GHz All-Digital Fractional-N PLL With Adaptive Loop Gain Controller [J].
Kim, Deok-Soo ;
Song, Heesoo ;
Kim, Taeho ;
Kim, Suhwan ;
Jeong, Deog-Kyoon .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (11) :2300-2311