Novel Approach to Mitigate Parasitic Oscillation of Power Modules with Parallel Connected SiC-MOSFETs

被引:0
作者
Takeda, Shun [1 ]
Miyake, Eitaro [1 ]
Kono, Hiroshi [2 ]
Ohashi, Teruyuki [3 ]
Iguchi, Tomohiro [4 ]
Kodani, Kazuya [5 ]
机构
[1] Toshiba Elect Devices & Storage Corp, Elect Devices & Storage Res & Dev Ctr, Kawasaki, Kanagawa, Japan
[2] Toshiba Elect Devices & Storage Corp, Adv Semicond Device Dev Ctr, Oita, Hyogo, Japan
[3] Toshiba Co Ltd, Corp Res & Dev, Kawasaki, Kanagawa, Japan
[4] Toshiba Co Ltd, Corp Mfg Engn Ctr, Kawasaki, Kanagawa, Japan
[5] Toshiba Infrastruct Syst & Solut Corp, Infrastruct Syst Res & Dev Ctr, Tokyo, Japan
来源
2024 36TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND IC S, ISPSD 2024 | 2024年
关键词
SiC; MOSFET; power module; switching; parasitic oscillation; parallel connection;
D O I
10.1109/ISPSD59661.2024.10579559
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In a power module with multiple MOSFETs connected in parallel, a type of current oscillation known as "parasitic oscillation" can occur during switching. Parasitic oscillation can lead to module failure, so a means of mitigating parasitic oscillation is required. In this paper, we derived oscillation conditions using the Monte Carlo method as well as theoretical analysis of an equivalent circuit, using a simplified circuit model of two chips connected in parallel. Furthermore, we showed that it is possible to apply the oscillation condition to any number of parallel chips by considering them to be equivalent to a two-chip model by performing an appropriate equivalent-circuit transformation. According to these conditions, increasing the value of Lg/Ls is effective for mitigating parasitic oscillation. To verify the above considerations, we fabricated power modules with different Lg/Ls values and performed switching measurements. The results revealed that the module with higher Lg/Ls values mitigated oscillation without increasing switching loss. This novel approach might be useful in designing the wiring structure of power modules.
引用
收藏
页码:514 / 517
页数:4
相关论文
共 50 条
  • [31] Hybrid Voltage Balancing Approach for Series-Connected SiC MOSFETs for DC-AC Medium-Voltage Power Conversion Applications
    Lin, Xiang
    Ravi, Lakshmi
    Burgos, Rolando
    Dong, Dong
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2022, 37 (07) : 8104 - 8117
  • [32] Application of N parallel-connected SiC MOSFETs to solid-state circuit breakers based on UIS tests
    Lou, Zaiqi
    Saito, Wataru
    Nishizawa, Shin-ichi
    MICROELECTRONICS RELIABILITY, 2022, 138
  • [33] Symmetric and Staggered Terminal Layouts for Enhanced Current Balance and Reduced Parasitic Inductance in SiC Power Modules
    Wang, Ying
    Jiang, Xi
    Yuan, Song
    Ouyang, Runze
    Ma, Nianlong
    Jia, Daoyong
    Gong, Xiaowu
    Niu, Hao
    Wang, Jun
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2025, 40 (03) : 4100 - 4111
  • [34] Parasitic Inductance Modeling and Reduction for Wire-Bonded Half-Bridge SiC Multichip Power Modules
    Zhang, Boyi
    Wang, Shuo
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2021, 36 (05) : 5892 - 5903
  • [35] Reduced Overshoots, Oscillations, and dV/dt Generation in Parallel Connected SiC MOSFET Modules With Optional Active Current Balancing
    Parker, Mason
    Neira, Sebastian
    Horsley, Edward L.
    Finney, Stephen
    Judge, Paul D.
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2025, 40 (01) : 1035 - 1050
  • [36] Experimental approach to identify source of radiation noise over Si and SiC power modules
    Tadakuma, Toshiya
    Bisht, Pradeep
    Nagahara, Teruaki
    2018 15TH INTERNATIONAL CONFERENCE ON ELECTROMAGNETIC INTERFERENCE & COMPATIBILITY (INCEMIC), 2018,
  • [37] A Novel Load Regulation Technique for Power-SoC with Parallel Connected POLs
    Abe, Seiya
    Hidaka, Akira
    Rikitake, Jungo
    Matsumoto, Satoshi
    Ninomiya, Tamotsu
    2014 INTERNATIONAL POWER ELECTRONICS CONFERENCE (IPEC-HIROSHIMA 2014 - ECCE-ASIA), 2014, : 2216 - 2221
  • [38] Comparison of SiC MOSFET gate-drive concepts to suppress parasitic turn-on in low inductance power modules
    Maerz, Andreas
    Bertelshofer, Teresa
    Helsper, Martin
    Bakran, Mark-M.
    2017 19TH EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS (EPE'17 ECCE EUROPE), 2017,
  • [39] Impact of Layout Parameter Mismatches on Short Circuit Reliability of Parallel-Connected Planar, Trench, and Double-Trench SiC MOSFETs
    Yu, Renze
    Jahdi, Saeed
    Floros, Konstantinos
    Ludtke, Ingo
    Mellor, Phil
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2024, 24 (03) : 437 - 447
  • [40] Comprehensive Analysis and Optimization of Parasitic Capacitance on Conducted EMI and Switching Losses in Hybrid-Packaged SiC Power Modules
    Zhang, Yifan
    Xie, Yue
    Chen, Cai
    Guo, Xinyue
    Yan, Yiyang
    Yang, Lei
    Kang, Yong
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2023, 38 (11) : 13988 - 14003