A Low-Jitter Phase Detection Technique With Asymmetric Weights in Multi-Level Baud-Rate CDR

被引:0
|
作者
Roh, Seungha [1 ]
Shim, Minkyo [2 ]
Jung, Yoojin [3 ,4 ]
Jeong, Deog-Kyoon [5 ,6 ]
Park, Kwanseo [3 ,4 ]
机构
[1] SK Hynix, Icheon Si 17336, South Korea
[2] Samsung Elect, Hwaseong Si 18448, South Korea
[3] Yonsei Univ, Dept Syst Semicond Engn, Dept Elect & Elect Engn, Seoul 03722, South Korea
[4] Yonsei Univ, BK21 Grad Program Intelligent Semicond Technol, Seoul 03722, South Korea
[5] Seoul Natl Univ, Dept Elect & Comp Engn, Seoul 08826, South Korea
[6] Seoul Natl Univ, Interuniv Semicond Res Ctr, Seoul 08826, South Korea
关键词
Asymmetric weight; baud-rate; clock and data recovery (CDR); four-level pulse amplitude modulation (PAM-4); Mueller-Muller CDR (MMCDR); pattern-dependent jitter; phase detector (PD); transition density; PAM-4; RECEIVER; EQUALIZATION; TRANSCEIVER; CLOCK;
D O I
10.1109/TCSI.2024.3393436
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A change from a non-return-to-zero (NRZ) signaling to a four-level pulse amplitude modulation (PAM-4) signaling causes various challenges in clock and data recovery (CDR) designs as well as analog-front-end (AFE) designs. A PAM-4 CDR with a 2x-oversampling phase detector (PD) has an issue of increased pattern-dependent jitter due to asymmetric transitions. This work investigates a similar problem in a baud-rate CDR by analyzing the PD characteristics. In the PAM-4 baud-rate sampling, the transitions are classified into two types: full-swing transitions and non-full-swing transitions. Since utilizing the non-full-swing transitions can affect the jitter tracking ability, careful consideration of decisions using these transitions is necessary to optimize the jitter performance. To address this issue, we propose an asymmetric-weighted PD that minimizes pattern-dependent jitter and maximizes a transition density by utilizing both the full-swing transitions and the non-full-swing transitions. Using a pseudo-linear analysis, the proposed PD achieves improved jitter performance compared to the conventional PD. Fabricated in 28-nm CMOS process, a prototype PAM-4 receiver with the proposed CDR is demonstrated at 40 Gb/s. The CDR achieves a bit error rate (BER) less than 10(-9) and an energy efficiency of 1.65 pJ/b.
引用
收藏
页码:1 / 12
页数:12
相关论文
共 2 条
  • [1] A 48 Gb/s PAM4 receiver with Baud-rate phase-detector for multi-level signal modulation in 40 nm CMOS
    Lee, Kwangho
    Jung, Woosong
    Ju, Haram
    Lee, Jinhyung
    Jeong, Deog-Kyoon
    IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC 2021), 2021,
  • [2] A 48Gb/s 2.4pJ/b PAM-4 Baud-Rate Digital CDR with Stochastic Phase Detection Technique in 40nm CMOS
    Ju, Haram
    Lee, Kwangho
    Jung, Woosong
    Jeong, Deog-Kyoon
    IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC 2021), 2021,