A Compact and Low-Power Column Readout Circuit based on Digital Delay Chain

被引:0
|
作者
Yang, Minkyu [1 ]
Park, Changjoo [1 ]
Jung, Wanyeong [1 ]
机构
[1] Korea Adv Inst Sci & Technol KAIST, Sch Elect Engn, Daejeon, South Korea
基金
新加坡国家研究基金会;
关键词
Analog MAC array; compute-in-memory; delay chain; domino logic; dynamic logic gates; readout circuit (ROIC); COMPUTING SRAM MACRO;
D O I
10.1109/ISCAS58744.2024.10558326
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
This paper presents a column readout integrated circuit (ROIC) optimized for an analog computing array in terms of size, design simplicity, robustness, and energy efficiency. The digital delay chain with capacitive feedback converts current and charge input to a thermometer code with high accuracy. Adopting dynamic AND gates allows for sequentially changing the negative feedback loop through unit capacitors controlled by a loop-unrolled chain topology. The readout circuit shows superior linearity with essentially no stability problems. Simulated with a 28 nm CMOS technology, the circuit achieves a 5-bit resolution with a DNL of +1.148/-1.147 LSB and an INL of +0.817/-0.677 LSB in the case of current input for 3 sigma mismatch. The power consumption is 54.8 mu W from a 0.9 V supply at the conversion rate of 400 MS/s, and the circuit occupies 29 mu m(2).
引用
收藏
页数:5
相关论文
共 50 条
  • [31] A compact and low-power CMOS circuit for fully integrated NEMS resonators
    Arcamone, Julien
    Misischi, Bertrand
    Serra-Graells, Francisco
    van den Boogaart, Marc A. F.
    Brugger, Juergen
    Torres, Francesc
    Abadal, Gabriel
    Barniol, Nuria
    Perez-Murano, Francesc
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (05) : 377 - 381
  • [32] A Low-Power Integrated Circuit for Interaural Time Delay Estimation Without Delay Lines
    Chacon-Rodriguez, A.
    Martin-Pirchio, F.
    Sanudo, S.
    Julian, P.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (07) : 575 - 579
  • [33] A Low-Power CMOS Image Sensor With Multiple-Column-Parallel Readout Structure
    Hyeon, Jang-Su
    Kim, Sang-Hyeon
    Kim, Hyeon-June
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2022, 10 : 180 - 187
  • [34] A Low-Power CMOS Image Sensor with Multiple-Column-Parallel Readout Structure
    Hyeon, Jang-Su
    Kim, Sang-Hyeon
    Kim, Hyeon-June
    IEEE Journal of the Electron Devices Society, 2022, 10 : 180 - 187
  • [35] Low-Power Planar Complex Dielectric Sensor with DC Readout Circuit in a BiCMOS Technology
    Eissa, M. H.
    Jamal, F. I.
    Guha, S.
    Meliani, C.
    Kissinger, D.
    Wessel, J.
    2016 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2016,
  • [36] A Low-Power Photoplethysmography Sensor using Correlated Double Sampling and Reference Readout Circuit
    Sasai, Kana
    Izumii, Shintaro
    Watanabe, Kento
    Yano, Yuji
    Kawaguchi, Hiroshi
    Yoshimotot, Masahiko
    2019 IEEE SENSORS, 2019,
  • [37] Efficient Low-Power Microwave Readout Circuit in 180 nm CMOS for Wearable Electronics
    Kilani, Dima
    Zarifi, Mohammad H.
    2024 IEEE MTT-S INTERNATIONAL MICROWAVE BIOMEDICAL CONFERENCE, IMBIOC 2024, 2024, : 78 - 80
  • [38] Low-power digital
    University of California, Davis, CA, United States
    不详
    Dig Tech Pap IEEE Int Solid State Circuits Conf, 2008, (304):
  • [39] A Low-Power, Wide-Dynamic-Range Semi-Digital Universal Sensor Readout Circuit Using Pulsewidth Modulation
    Lu, Julia Hsin-Lin
    Inerowicz, Mac
    Joo, Sanghoon
    Kwon, Jong-Kee
    Jung, Byunghoo
    IEEE SENSORS JOURNAL, 2011, 11 (05) : 1134 - 1144
  • [40] Circuit sizing and supply-voltage selection for low-power digital circuit design
    Vratonjic, Milena
    Zeydel, Bart R.
    Oklobdzija, Vojin G.
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2006, 4148 : 148 - 156