Manufacturability Evaluation of Magnetic Tunnel Junction-Based Computational Random Access Memory

被引:0
作者
Lv, Yang [1 ]
Wang, Jian-Ping [1 ]
机构
[1] Univ Minnesota Twin Cities, Dept Elect & Comp Engn, Minneapolis, MN 55455 USA
关键词
Computational random access memory (CRAM); device-device variation; error rate; in-memory computing; magnetic tunnel junction; manufacturability; ROOM-TEMPERATURE; MAGNETORESISTANCE; DESIGN; CRAM;
D O I
10.1109/TMAG.2023.3323935
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The conventional computer architecture suffers from the memory bottleneck issue because of the physical segregation of logic and memory components. A new in-memory computing paradigm, called computational random access memory (CRAM), is proposed to address this fundamental limitation. It is not only a memory, but also capable of computing. Logic operations can be performed inside the CRAM array and by the memory cells themselves while the data never have to leave the memory array to be involved in computation. CRAM can be built based on non-volatile emerging memory devices, such as magnetic tunnel junctions (MTJs) or memristors. Benchmarking shows that CRAM is competitive for data-intensive, memory-centric, or power-sensitive applications in terms of performance and energy efficiency. In our recent work, an MTJ-based CRAM array hardware has been experimentally demonstrated. With these experimental inputs, we developed a suite of modeling of CRAM to capture its logic operation error rates. This metric is critical for evaluating the feasibility of CRAM for applications. In this work, by including a model of device-device size variation, we study the impact of device-device size variation of MTJs on the CRAM logic operation error rate and evaluate the manufacturability of CRAM accordingly. The modeling and results outline the manufacturability requirements of CRAM for a given set of error rate requirements, which can be further correlated to a specific application.
引用
收藏
页码:1 / 7
页数:7
相关论文
共 51 条
  • [1] Compute Caches
    Aga, Shaizeen
    Jeloka, Supreet
    Subramaniyan, Arun
    Narayanasamy, Satish
    Blaauw, David
    Das, Reetuparna
    [J]. 2017 23RD IEEE INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE COMPUTER ARCHITECTURE (HPCA), 2017, : 481 - 492
  • [2] Emission of spin waves by a magnetic multilayer traversed by a current
    Berger, L
    [J]. PHYSICAL REVIEW B, 1996, 54 (13): : 9353 - 9358
  • [3] 'Memristive' switches enable 'stateful' logic operations via material implication
    Borghetti, Julien
    Snider, Gregory S.
    Kuekes, Philip J.
    Yang, J. Joshua
    Stewart, Duncan R.
    Williams, R. Stanley
    [J]. NATURE, 2010, 464 (7290) : 873 - 876
  • [4] PRIME: A Novel Processing-in-memory Architecture for Neural Network Computation in ReRAM-based Main Memory
    Chi, Ping
    Li, Shuangchen
    Xu, Cong
    Zhang, Tao
    Zhao, Jishen
    Liu, Yongpan
    Wang, Yu
    Xie, Yuan
    [J]. 2016 ACM/IEEE 43RD ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE (ISCA), 2016, : 27 - 39
  • [5] Chih YD, 2020, ISSCC DIG TECH PAP I, P222, DOI 10.1109/ISSCC19947.2020.9062955
  • [6] CHOWDHURY Z. I., 2021, P GREAT LAK S VLSI G, P57, DOI [10.1145/3453688.3461507, DOI 10.1145/3453688.3461507]
  • [7] Efficient In-Memory Processing Using Spintronics
    Chowdhury, Zamshed
    Harms, Jonathan D.
    Khatamifard, S. Karen
    Zabihi, Masoud
    Lv, Yang
    Lyle, Andrew P.
    Sapatnekar, Sachin S.
    Karpuzcu, Ulya R.
    Wang, Jian-Ping
    [J]. IEEE COMPUTER ARCHITECTURE LETTERS, 2018, 17 (01) : 42 - 46
  • [8] A DNA Read Alignment Accelerator Based on Computational RAM
    Chowdhury, Zamshed I.
    Zabihi, Masoud
    Khatamifard, S. Karen
    Zhao, Zhengyang
    Resch, Salonik
    Razaviyayn, Meisam
    Wang, Jian-Ping
    Sapatnekar, Sachin S.
    Karpuzcu, Ulya R.
    [J]. IEEE JOURNAL ON EXPLORATORY SOLID-STATE COMPUTATIONAL DEVICES AND CIRCUITS, 2020, 6 (01): : 80 - 88
  • [9] CRAM-Seq: Accelerating RNA-Seq Abundance Quantification Using Computational RAM
    Chowdhury, Zamshed I. I.
    Khatamifard, S. Karen
    Resch, Salonik
    Cilasun, Husrev
    Zhao, Zhengyang
    Zabihi, Masoud
    Razaviyayn, Meisam
    Wang, Jian-Ping
    Sapatnekar, Sachin S. S.
    Karpuzcu, Ulya R. R.
    [J]. IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2022, 10 (04) : 2055 - 2071
  • [10] Seeds of SEED: H-CRAM: In-memory Homomorphic Search Accelerator using Spintronic Computational RAM
    Cilasun, Husrev
    Resch, Salonik
    Chowdhury, Zamshed, I
    Zabihi, Masoud
    Zhao, Zhengyang
    Peterson, Thomas
    Wang, Jian-Ping
    Sapatnekar, Sachin S.
    Karpuzcu, Ulya R.
    [J]. 2021 INTERNATIONAL SYMPOSIUM ON SECURE AND PRIVATE EXECUTION ENVIRONMENT DESIGN (SEED 2021), 2021, : 70 - 75