A high-speed and power efficient CMOS dynamic comparator for data converter circuits

被引:1
|
作者
Brindha, K. [1 ]
Manjula, J. [1 ]
机构
[1] SRM Inst Sci & Technol, Coll Engn & Technol, Dept ECE, Kattankulathur, Tamil Nadu, India
关键词
data converters; double tail latch type comparator; charge pump; high speed; dynamic comparator; CHARGE-PUMP; SAR ADC; VOLTAGE COMPARATOR; DESIGN;
D O I
10.1002/jnm.3263
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Complementary metal oxide semiconductor (CMOS) comparators play a pivotal role in analog and mixed-signal circuits, finding diverse applications across electronic systems. In data converter circuits, the significance of high-speed, low-power comparators is pronounced. They ensure swift and precise signal comparisons, minimizing energy usage for dependable analog-to-digital and digital-to-analog conversions. This paper introduces an advanced CMOS dynamic comparator, optimized for data converter circuits using a 45 nm CMOS process. The comparator integrates two novel designs tailored for operation at 0.8 and 1 V power supplies, functioning at 1 GHz. One design incorporates a cascode differential amplifier in the pre-amplifier stage, enhancing speed and sensitivity by augmenting gain, linearity, and output swing. This approach achieves a delay of 73.53 ps and consumes 9.95 mu W at a 1 V supply voltage. The second design employs a simple charge pump in the pre-amplifier stage, further elevating speed and sensitivity through amplified voltage levels and enhanced slew rate, resulting in a 57.24 ps delay and 9.03 mu W power consumption at 1 V. Simulations underscore the proposed comparator's superiority over conventional counterparts, showcasing significant enhancements in speed and power efficiency, all while preserving precision and dependability.
引用
收藏
页数:16
相关论文
共 50 条
  • [1] HIGH-SPEED ACCURATE CMOS COMPARATOR
    STEYAERT, M
    COMINO, V
    ELECTRONICS LETTERS, 1988, 24 (16) : 1027 - 1028
  • [2] A High Speed Power Efficient Dynamic Comparator Designed in 90nm CMOS Technology
    Sharma, Vijay Kr.
    Sharma, Gaurav Kr.
    Kumar, Divesh
    2015 COMMUNICATION, CONTROL AND INTELLIGENT SYSTEMS (CCIS), 2015, : 368 - 371
  • [3] A Low-Voltage Submicrowatt, High-Speed CMOS Dynamic Comparator
    Shakibaee, Fatemeh
    Gosselin, Benoit
    2023 21ST IEEE INTERREGIONAL NEWCAS CONFERENCE, NEWCAS, 2023,
  • [4] Low-Offset High-Speed CMOS Dynamic Voltage Comparator
    Gandhi, Priyesh P.
    Devashrayee, Niranjan M.
    INTELLIGENT COMMUNICATION, CONTROL AND DEVICES, ICICCD 2017, 2018, 624 : 209 - 217
  • [5] A HIGH-SPEED CMOS COMPARATOR FOR USE IN AN ADC
    MCCARROLL, BJ
    SODINI, CG
    LEE, HS
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (01) : 159 - 165
  • [6] Design considerations for a high-speed CMOS comparator
    Birru, D
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2000, 87 (04) : 437 - 443
  • [7] Simple high-speed CMOS current comparator
    Ravezzi, L
    Stoppa, D
    Dalla Betta, GF
    ELECTRONICS LETTERS, 1997, 33 (22) : 1829 - 1830
  • [8] PRECISE HIGH-SPEED COMPARATOR ON INTEGRAL CIRCUITS
    KRYLOV, IK
    KULESHOV, VN
    SELYUKOV, VK
    PRIBORY I TEKHNIKA EKSPERIMENTA, 1975, (02): : 95 - 96
  • [9] A novel low-power, low-offset, and high-speed CMOS dynamic latched comparator
    Jeon, HeungJun
    Kim, Yong-Bin
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 70 (03) : 337 - 346
  • [10] A novel low-power, low-offset, and high-speed CMOS dynamic latched comparator
    HeungJun Jeon
    Yong-Bin Kim
    Analog Integrated Circuits and Signal Processing, 2012, 70 : 337 - 346