Wire length optimization of VLSI circuits using IWO algorithm and its hybrid

被引:1
|
作者
Nath, Subhrapratim [1 ]
Sing, Jamuna Kanta [1 ]
Sarkar, Subir Kumar [2 ]
机构
[1] Jadavpur Univ, Comp Sci & Engn, Kolkata, India
[2] Jadavpur Univ, Elect & Telecommun Engn, Kolkata, India
关键词
PSO; Circuit optimization; IWO; MRST problem; VLSI global routing; COLONY;
D O I
10.1108/CW-08-2020-0215
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
PurposeAdvancement in optimization of VLSI circuits involves reduction in chip size from micrometer to nanometer level as well as fabrication of a billions of transistors in a single die where global routing problem remains significant with a trade-off of power dissipation and interconnect delay. This paper aims to solve the increased complexity in VLSI chip by minimization of the wire length in VLSI circuits using a new approach based on nature-inspired meta-heuristic, invasive weed optimization (IWO). Further, this paper aims to achieve maximum circuit optimization using IWO hybridized with particle swarm optimization (PSO).Design/methodology/approachThis paper projects the complexities of global routing process of VLSI circuit design in mapping it with a well-known NP-complete problem, the minimum rectilinear Steiner tree (MRST) problem. IWO meta-heuristic algorithm is proposed to meet the MRST problem more efficiently and thereby reducing the overall wire-length of interconnected nodes. Further, the proposed approach is hybridized with PSO, and a comparative analysis is performed with geosteiner 5.0.1 and existing PSO technique over minimization, consistency and convergence against available benchmark.FindingsThis paper provides high performance-enhanced IWO algorithm, which keeps in generating low MRST value, thereby successful wire length reduction of VLSI circuits is significantly achieved as evident from the experimental results as compared to PSO algorithm and also generates value nearer to geosteiner 5.0.1 benchmark. Even with big VLSI instances, hybrid IWO with PSO establishes its robustness over achieving improved optimization of overall wire length of VLSI circuits.Practical implicationsThis paper includes implications in the areas of optimization of VLSI circuit design specifically in the arena of VLSI routing and the recent developments in routing optimization using meta-heuristic algorithms.Originality/valueThis paper fulfills an identified need to study optimization of VLSI circuits where minimization of overall interconnected wire length in global routing plays a significant role. Use of nature-based meta-heuristics in solving the global routing problem is projected to be an alternative approach other than conventional method.
引用
收藏
页码:205 / 216
页数:12
相关论文
共 50 条
  • [21] Grey wolf optimization (GWO) based efficient partitioning algorithm VLSI circuits for reducing the interconnections
    R. Pavithra Guru
    V. Vaithianathan
    Analog Integrated Circuits and Signal Processing, 2025, 123 (3)
  • [22] Seamless Vertical Handoff using Invasive Weed Optimization (IWO) algorithm for heterogeneous wireless networks
    Velmurugan, T.
    Khara, Sibaram
    Nandakumar, S.
    Saravanan, B.
    AIN SHAMS ENGINEERING JOURNAL, 2016, 7 (01) : 101 - 111
  • [23] Optimization of integrated circuits using an artificial intelligence algorithm
    Vural, Revna Acar
    Yildirim, Tulay
    PRIME: 2008 PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, PROCEEDINGS, 2008, : 13 - 15
  • [24] A Hybrid Firefly Algorithm with Butterfly Optimization Algorithm and its Application
    Zhang, Jinqian
    Xie, Xuefeng
    Wang, Min
    Zhang, Mengjian
    ENGINEERING LETTERS, 2022, 30 (02)
  • [25] VLSI Routing Optimization Using Hybrid PSO Based on Reinforcement Learning
    Nath, Pradyut
    Dey, Sumagna
    Nath, Subhrapratim
    Shankar, Aditya
    Sing, Jamuna Kanta
    Sarkar, Subir Kumar
    PROCEEDINGS OF 3RD IEEE CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2022), 2022, : 238 - 243
  • [26] PARAMETRIC YIELD OPTIMIZATION OF MOS VLSI CIRCUITS BASED ON SIMULATED ANNEALING AND ITS PARALLEL IMPLEMENTATION
    CONTI, M
    ORCIONI, S
    TURCHETTI, C
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1994, 141 (05): : 387 - 398
  • [27] Optimization of Cost Function with Cell Library placement of VLSI circuits using Simulated Annealing
    Khorgade, Manisha
    Deshmukh, A. Y.
    Bajaj, Preeti
    Keskar, A. G.
    2009 SECOND INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ENGINEERING AND TECHNOLOGY (ICETET 2009), 2009, : 699 - 704
  • [28] Optimization and control of CMOS analog integrated circuits for cyber-physical systems using hybrid grey wolf optimization algorithm
    Asaithambi, Sasikumar
    Rajappa, Muthaiah
    Ravi, Logesh
    JOURNAL OF INTELLIGENT & FUZZY SYSTEMS, 2019, 36 (05) : 4235 - 4245
  • [29] A Cooperative Spectrum Sensing Scheme Using Multiobjective Hybrid IWO/PSO Algorithm in Cognitive Radio Networks
    Das, Deepa
    Das, Susmita
    PROCEEDINGS OF THE 2014 INTERNATIONAL CONFERENCE ON ISSUES AND CHALLENGES IN INTELLIGENT COMPUTING TECHNIQUES (ICICT), 2014, : 225 - 230
  • [30] Dynamic route optimization algorithm based on hybrid in ITS
    Zhao H.-W.
    Liu Y.-Q.
    Dong L.-Y.
    Wang Y.
    Liu P.
    Dong, Li-Yan (dongly@jlu.edu.cn), 2018, Editorial Board of Jilin University (48): : 1214 - 1223