Wire length optimization of VLSI circuits using IWO algorithm and its hybrid

被引:1
|
作者
Nath, Subhrapratim [1 ]
Sing, Jamuna Kanta [1 ]
Sarkar, Subir Kumar [2 ]
机构
[1] Jadavpur Univ, Comp Sci & Engn, Kolkata, India
[2] Jadavpur Univ, Elect & Telecommun Engn, Kolkata, India
关键词
PSO; Circuit optimization; IWO; MRST problem; VLSI global routing; COLONY;
D O I
10.1108/CW-08-2020-0215
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
PurposeAdvancement in optimization of VLSI circuits involves reduction in chip size from micrometer to nanometer level as well as fabrication of a billions of transistors in a single die where global routing problem remains significant with a trade-off of power dissipation and interconnect delay. This paper aims to solve the increased complexity in VLSI chip by minimization of the wire length in VLSI circuits using a new approach based on nature-inspired meta-heuristic, invasive weed optimization (IWO). Further, this paper aims to achieve maximum circuit optimization using IWO hybridized with particle swarm optimization (PSO).Design/methodology/approachThis paper projects the complexities of global routing process of VLSI circuit design in mapping it with a well-known NP-complete problem, the minimum rectilinear Steiner tree (MRST) problem. IWO meta-heuristic algorithm is proposed to meet the MRST problem more efficiently and thereby reducing the overall wire-length of interconnected nodes. Further, the proposed approach is hybridized with PSO, and a comparative analysis is performed with geosteiner 5.0.1 and existing PSO technique over minimization, consistency and convergence against available benchmark.FindingsThis paper provides high performance-enhanced IWO algorithm, which keeps in generating low MRST value, thereby successful wire length reduction of VLSI circuits is significantly achieved as evident from the experimental results as compared to PSO algorithm and also generates value nearer to geosteiner 5.0.1 benchmark. Even with big VLSI instances, hybrid IWO with PSO establishes its robustness over achieving improved optimization of overall wire length of VLSI circuits.Practical implicationsThis paper includes implications in the areas of optimization of VLSI circuit design specifically in the arena of VLSI routing and the recent developments in routing optimization using meta-heuristic algorithms.Originality/valueThis paper fulfills an identified need to study optimization of VLSI circuits where minimization of overall interconnected wire length in global routing plays a significant role. Use of nature-based meta-heuristics in solving the global routing problem is projected to be an alternative approach other than conventional method.
引用
收藏
页码:205 / 216
页数:12
相关论文
共 50 条
  • [1] An Efficient High Performance Parallel Algorithm to Yield Reduced Wire Length VLSI Circuits
    Sau, Swagata Saha
    Pal, Rajat Kumar
    2012 5TH INTERNATIONAL CONFERENCE ON COMPUTERS AND DEVICES FOR COMMUNICATION (CODEC), 2012,
  • [2] A 3D-Via legalization algorithm for 3D VLSI circuits and its impact on wire length
    Hentschke, Renato
    Reis, Ricardo
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2036 - 2039
  • [3] A HYBRID IWO/PSO ALGORITHM FOR FAST AND GLOBAL OPTIMIZATION
    Hajimirsadeghi, Hossein
    Lucas, Caro
    EUROCON 2009: INTERNATIONAL IEEE CONFERENCE DEVOTED TO THE 150 ANNIVERSARY OF ALEXANDER S. POPOV, VOLS 1- 4, PROCEEDINGS, 2009, : 1964 - 1971
  • [4] Optimization of water distribution networks using hybrid BBO-IWO algorithm
    Batmaz, Veli
    Kayaalp, Necati
    URBAN WATER JOURNAL, 2023, 20 (02) : 205 - 222
  • [5] Toward the accurate prediction of placement wire length distributions in VLSI circuits
    Dambre, J
    Stroobandt, D
    Van Campenhout, J
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (04) : 339 - 348
  • [6] Wire Sizing Regulation Algorithm for VLSI Interconnect Timing Optimization
    Wang, Xin-Sheng
    Han, Liang
    Liu, Xing-Chun
    Yu, Ming-Yan
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 410 - 412
  • [7] An Effective and Efficient Hybrid Algorithm Based on HS-IWO for Global Optimization
    Ouyang, Aijia
    Peng, Shuo
    Peng, Xuyu
    Wang, Qian
    INTERNATIONAL JOURNAL OF PATTERN RECOGNITION AND ARTIFICIAL INTELLIGENCE, 2018, 32 (04)
  • [8] Hybrid evolutionary partitioning algorithm for heat transfer enhancement in VLSI circuits
    Koziel, S
    Szczesniak, W
    MICROELECTRONICS JOURNAL, 2002, 33 (09) : 739 - 746
  • [9] Particle Swarm Optimization Algorithm for Leakage Power Reduction in VLSI Circuits
    Rani, V. Leela
    Latha, M. Madhavi
    INTERNATIONAL JOURNAL OF ELECTRONICS AND TELECOMMUNICATIONS, 2016, 62 (02) : 179 - 186
  • [10] Synthesis of Linear Array Antenna Using Hybrid IWO/WDO Algorithm
    Sinha, Rashmi
    Choubey, Arvind
    Mahto, Santosh Kumar
    Ranjan, Prakash
    Barde, Chetan
    2019 PHOTONICS & ELECTROMAGNETICS RESEARCH SYMPOSIUM - SPRING (PIERS-SPRING), 2019, : 4144 - 4151